The Embedded I/O Company



# **TPMC554**

## 32 / 16 Channels of 16 bit D/A with memory

Version 1.0

## **User Manual**

Issue 1.0.2 December 2010



Ehlbeek 15a 30938 Burgwedel fon 05139-9980-0 fax 05139-9980-49 **NS TECHNOLOGIES GmbH** 

 Bahnhof 7
 25469 Halstenbek, Germany

 101 4058 0
 Fax: +49 (0) 4101 4058 19

 <u>Dtews.com</u>
 www.tews.com

www.powerbridge.de info@powerbridge.de



#### **TPMC554-10R**

32 Channels of 16 bit D/A with memory (RoHS compliant)

#### **TPMC554-11R**

16 Channels of 16 bit D/A with memory (RoHS compliant)

This document contains information, which is proprietary to TEWS TECHNOLOGIES GmbH. Any reproduction without written permission is forbidden.

TEWS TECHNOLOGIES GmbH has made any effort to ensure that this manual is accurate and complete. However TEWS TECHNOLOGIES GmbH reserves the right to change the product described in this document at any time without notice.

TEWS TECHNOLOGIES GmbH is not liable for any damage arising out of the application or use of the device described herein.

#### **Style Conventions**

Hexadecimal characters are specified with prefix 0x, i.e. 0x029E (that means hexadecimal value 029E).

For signals on hardware products, an ,Active Low' is represented by the signal name with # following, i.e. IP\_RESET#.

Access terms are described as:

| W   | Write Only |
|-----|------------|
| R   | Read Only  |
| R/W | Read/Write |
| R/C | Read/Clear |
| R/S | Read/Set   |
|     |            |

©2010 by TEWS TECHNOLOGIES GmbH

All trademarks mentioned are property of their respective owners.



|       |                                                                                  | 1             |
|-------|----------------------------------------------------------------------------------|---------------|
| Issue | Description                                                                      | Date          |
| 1.0.0 | Initial issue                                                                    | October 2009  |
| 1.0.1 | STOP bit added to FIFO X Status/Control Register                                 | October 2010  |
| 1.0.2 | Pin 67 and 68 of Front I/O Connector are not connected<br>DAC Correction revised | December 2010 |



## **Table of Contents**

| 1 | PRODUCT DESCRIPTION                              |          |  |  |  |  |
|---|--------------------------------------------------|----------|--|--|--|--|
| 2 | TECHNICAL SPECIFICATION                          |          |  |  |  |  |
| 3 | GENERAL NOTES ON THE TPMC554 QUAD-DACS           |          |  |  |  |  |
| 4 | LOCAL SPACE ADDRESSING                           | 12       |  |  |  |  |
|   | 4.1 PCI9030 Local Space Configuration            | 12       |  |  |  |  |
|   | 4.2 Register-Space (1024 Byte).                  | 13       |  |  |  |  |
|   | 4.2.1 Q-DAC X Configuration Register (X = 1-8)   |          |  |  |  |  |
|   | 4.2.2 Q-DAC X Control Register (X = 1-8)         |          |  |  |  |  |
|   | 4.2.3 Q-DAC X Status Register (X = 1-8)          | 21       |  |  |  |  |
|   | 4.2.4 Q-DAC X Sequencer Timer Register (X = 1-8) |          |  |  |  |  |
|   | 4.2.5 Clear Register                             |          |  |  |  |  |
|   | 4.2.6 Load Register                              |          |  |  |  |  |
|   | 4.2.7 Global Control Register                    |          |  |  |  |  |
|   | 4.2.8 Global Status Register                     |          |  |  |  |  |
|   | 4.2.9 Interrupt Status Register                  |          |  |  |  |  |
|   | 4.2.10 Auto Status Timer Register ( $X = 1.32$ ) |          |  |  |  |  |
|   | 4.2.11 FIFO X End Address Register (X = $1-32$ ) | 29       |  |  |  |  |
|   | 4.2.13 FIFO X Status/Control Register (X = 1-32) | 29       |  |  |  |  |
|   | 4.2.14 FIFO Interrupt Status Register            |          |  |  |  |  |
|   | 4.2.15 FIFO Interrupt Enable Register            |          |  |  |  |  |
|   | 4.3 I/M/T-Space (64 Byte)                        |          |  |  |  |  |
|   | 4.4 Correction-Data-Space (1024 Byte)            |          |  |  |  |  |
|   | 4.5 F-Space (8192 Byte)                          |          |  |  |  |  |
| 5 | PCI9030 TARGET CHIP                              |          |  |  |  |  |
|   | 5.1 PCI Configuration Registers (PCR)            |          |  |  |  |  |
|   | 5.1.1 PCI9030 Header                             |          |  |  |  |  |
|   | 5.2 Local Configuration Register (LCR)           | 40       |  |  |  |  |
|   | 5.3 Configuration EEPROM                         | 41       |  |  |  |  |
|   | 5.4 Local Software Reset                         | 42       |  |  |  |  |
| 6 | FUNCTIONAL DESCRIPTION                           | 43       |  |  |  |  |
|   | 6.1 Q-DAC Configuration                          | 43       |  |  |  |  |
|   | 6.2 Q-DAC Modes                                  | 44       |  |  |  |  |
|   | 6.2.1 Summary Table                              |          |  |  |  |  |
|   | 6.2.2 I-Mode (Instant Mode)                      | 45       |  |  |  |  |
|   | 6.2.2.1 Setting I-Mode                           |          |  |  |  |  |
|   | 6.2.2.2 Using I-Mode                             |          |  |  |  |  |
|   | 6.2.3 M-Mode (Manual Mode)                       |          |  |  |  |  |
|   | 6.2.3.1 Setting M-Mode                           |          |  |  |  |  |
|   | 0.2.3.2 USING IVI-IVIODE                         |          |  |  |  |  |
|   | 0.2.4 F-WOUE (FIFU WOUE)                         | 48<br>هر |  |  |  |  |
|   | 6.2.4.1 Fiepailing for P-MOUE                    | 40<br>۸۵ |  |  |  |  |
|   | 6.2.4.3 Refilling the FIFO(s)                    |          |  |  |  |  |
|   | 6.2.4.4 Waveform generator                       | 40<br>49 |  |  |  |  |
|   | 6.2.4.5 Stopping the Sequencer                   |          |  |  |  |  |
|   | 6246 Elishing a EIEO                             |          |  |  |  |  |
|   | 0.2.4.0 Trashing a tri O                         |          |  |  |  |  |



|   | 6 0 F    | T Mada (Timor / Convensor Mada)  | 50 |
|---|----------|----------------------------------|----|
|   | 0.2.5    | Dreparing for T Made             |    |
|   | 6.2.5.1  | Preparing for 1-Mode             |    |
|   | 6.2.5.2  | Starting the Sequencer           |    |
|   | 6.2.5.3  | Serving the Sequencer            | 50 |
|   | 6.2.5.4  | Stopping the Sequencer           | 51 |
|   | 6.3 Q-D  | IAC Status                       |    |
|   | 6.3.1    | Manual Status Read               |    |
|   | 6.3.2    | Automatic Status Read            |    |
| 7 | PROGR    | AMMING HINTS                     | 53 |
|   | 7.1 DAG  | C Output Coding                  |    |
|   | 72 DAC   | C Data Correction                | 53 |
|   | 704      |                                  |    |
|   | 7.2.1    | DAC Confection Formula           |    |
|   | 7.2.1.1  | Unipolar Output Voltage Ranges   |    |
|   | 7.2.1.2  | Bipolar Output Voltage Ranges    |    |
|   | 7.2.2    | DAC Correction Values Background |    |
|   | 7.3 Inte | errupts                          | 59 |
|   | 7.3.1    | Interrupt Sources                |    |
|   | 7.3.2    | Interrupt Handling               | 59 |
| 8 | PIN ASS  | SIGNMENT – I/O CONNECTOR         | 60 |
|   | 8.1 Fro  | nt I/O Connector                 | 60 |
|   | 8.2 Pin  | Assignment                       | 61 |
|   |          |                                  |    |



## List of Figures

| FIGURE 1-1 : BLOCK DIAGRAM            | 8  |
|---------------------------------------|----|
| FIGURE 7-1 : REGRESSION LINE          | 55 |
| FIGURE 7-2 : OFFSET CORRECTION VALUE  | 56 |
| FIGURE 7-3 : GAIN CORRECTION VALUE    | 57 |
| FIGURE 7-4 : DAC DATA CORRECTION      |    |
| FIGURE 8-1 : I/O FRONT CONNECTOR VIEW | 60 |
|                                       |    |



## **List of Tables**

| TABLE 2-1 : 7 | TECHNICAL SPECIFICATION                         | .9 |
|---------------|-------------------------------------------------|----|
| TABLE 3-1 :   | D/A CHANNEL TO Q-DAC MAPPING                    | 11 |
| TABLE 4-1 :   | PCI9030 LOCAL SPACE CONFIGURATION               | 12 |
| TABLE 4-2 :   | REGISTER-SPACE ADDRESS MAP                      | 16 |
| TABLE 4-3 : 0 | Q-DAC X CONFIGURATION REGISTER (OFFSET 0X000)   | 18 |
| TABLE 4-4 : 0 | Q-DAC X CONTROL REGISTER (OFFSET 0X020)         | 20 |
| TABLE 4-5 : 0 | Q-DAC X STATUS REGISTER (OFFSET 0X040)          | 21 |
| TABLE 4-6 : 0 | Q-DAC X SEQUENCER TIMER REGISTER (OFFSET 0X060) | 22 |
| TABLE 4-7 : 0 | CLEAR REGISTER (OFFSET 0X080)                   | 22 |
| TABLE 4-8 :   | LOAD REGISTER (OFFSET 0X084)                    | 23 |
| TABLE 4-9 : 0 | GLOBAL CONTROL REGISTER (OFFSET 0X088)          | 24 |
| TABLE 4-10:   | GLOBAL STATUS REGISTER (OFFSET 0X08C)           | 26 |
| TABLE 4-11:   | INTERRUPT STATUS REGISTER (OFFSET 0X090)        | 27 |
| TABLE 4-12:   | AUTO STATUS TIMER REGISTER (OFFSET 0X094)       | 28 |
| TABLE 4-13:   | FIFO X START ADDRESS REGISTER (OFFSET 0X098)    | 29 |
| TABLE 4-14:   | FIFO X END ADDRESS REGISTER (OFFSET 0X118)      | 29 |
| TABLE 4-15:   | FIFO X STATUS/CONTROL REGISTER (OFFSET 0X198)   | 30 |
| TABLE 4-16:   | FIFO INTERRUPT STATUS REGISTER (OFFSET 0X218)   | 31 |
| TABLE 4-17:   | FIFO INTERRUPT ENABLE REGISTER (OFFSET 0X21C)   | 32 |
| TABLE 4-18:   | I/M/T-SPACE ADDRESS MAP                         | 34 |
| TABLE 4-19:   | CORRECTION-DATA-SPACE ADDRESS MAP               | 36 |
| TABLE 4-20:   | F-SPACE ADDRESS MAP                             | 38 |
| TABLE 5-1 :   | PCI9030 HEADER                                  | 39 |
| TABLE 5-2 :   | PCI9030 LOCAL CONFIGURATION REGISTERS           | 40 |
| TABLE 5-3 : 0 | CONFIGURATION EEPROM TPMC554-1X                 | 41 |
| TABLE 6-1 : 0 | Q-DAC MODE SUMMARY TABLE                        | 14 |
| TABLE 7-1 :   | DAC OUTPUT CODING, BIPOLAR OUTPUT RANGE         | 53 |
| TABLE 7-2 :   | DAC OUTPUT CODING, UNIPOLAR OUTPUT RANGE        | 53 |
| TABLE 7-3 :   | INTERRUPT SOURCES                               | 59 |
| TABLE 7-4 :   | INTERRUPT HANDLING                              | 59 |
| TABLE 8-1 :   | I/O FRONT CONNECTOR TYPE                        | 30 |
| TABLE 8-2 :   | I/O PIN ASSIGNMENT                              | 31 |



## 1 **Product Description**

The TPMC554 is a standard single-wide 32 bit PMC module and provides 32/16 channels of 16 bit analog outputs. All signals are accessible through a HD68 SCSI-3 type front I/O connector. The software selectable output voltage ranges are 0V-5V, 0V-10V, 0V-10.8V,  $\pm$ 5V,  $\pm$ 10V and  $\pm$ 10.8V. The output voltage range can be set individually per channel. The conversion time is typ. 10µs and the DAC outputs are capable to drive a load of 2k $\Omega$ , with a capacitance up to 4000pF.

Besides of an individual channel update, the double buffered DACs allow simultaneous update of all channels. Additionally a sequencer on the TPMC554 allows updating enabled channels periodically with a sequence timer range that extends from  $10\mu$ s to 11.93h.

In addition to the double buffered distributed RAM inside the FPGA the TPMC554 provides 2M x 16 bit external SRAM to store values that are known in advance. This feature can also be used to periodically output any kind of waveform or bit pattern. The size of the FIFO for each DAC channel is adjustable.

Each TPMC554 is factory calibrated. The correction data is stored in an on board serial EEPROM unique to each PMC module.



Figure 1-1 : Block Diagram



## 2 <u>Technical Specification</u>

| PMC Interface             |                                                                                                                                                                                                                                                                                                                                           |                                              |  |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|
| Mechanical Interface      | PCI Mezzanine Card (PMC) Interface confirming to IEEE<br>P1386/P1386.1<br>Single Size                                                                                                                                                                                                                                                     |                                              |  |  |  |
| Electrical Interface      | PCI Rev. 2.2 compliant<br>33 MHz / 32 bit PCI<br>3.3V and 5V PCI Signaling Voltage                                                                                                                                                                                                                                                        |                                              |  |  |  |
| On Board Devices          |                                                                                                                                                                                                                                                                                                                                           |                                              |  |  |  |
| PCI Target Chip           | PCI9030 (PL                                                                                                                                                                                                                                                                                                                               | X Technology)                                |  |  |  |
| Quad-DAC                  | AD5754R (A                                                                                                                                                                                                                                                                                                                                | nalog Devices)                               |  |  |  |
| SRAM                      | A64S06161A                                                                                                                                                                                                                                                                                                                                | A (Amic)                                     |  |  |  |
|                           |                                                                                                                                                                                                                                                                                                                                           |                                              |  |  |  |
| I/O Interface             |                                                                                                                                                                                                                                                                                                                                           |                                              |  |  |  |
| Number of D/A Channels    | TPMC554-10R: 32 D/A channels<br>TPMC554-11R: 16 D/A channels                                                                                                                                                                                                                                                                              |                                              |  |  |  |
| D/A Resolution            | 16 bit                                                                                                                                                                                                                                                                                                                                    |                                              |  |  |  |
| D/A Output Voltage Range  | Selectable: 0V to 5V, 0V to 10V, 0V to 10.8V, ±5V, ±10V, ±10.8V                                                                                                                                                                                                                                                                           |                                              |  |  |  |
| D/A Channel Load          | max. 2kΩ   4                                                                                                                                                                                                                                                                                                                              | 000pF per D/A channel                        |  |  |  |
| D/A Channel Settling Time | max. 10µs                                                                                                                                                                                                                                                                                                                                 |                                              |  |  |  |
| D/A Protection            | 20mA current limit option, thermal shutdown option                                                                                                                                                                                                                                                                                        |                                              |  |  |  |
| D/A Calibration           | Calibration d                                                                                                                                                                                                                                                                                                                             | ata for gain and offset correction           |  |  |  |
| D/A INL/DNL Error         | ±16/±1 LSB                                                                                                                                                                                                                                                                                                                                |                                              |  |  |  |
| I/O Connector             | Front I/O HD                                                                                                                                                                                                                                                                                                                              | 68 / SCSI-3 (AMP 5-787082-7 or compatible)   |  |  |  |
| Physical Data             |                                                                                                                                                                                                                                                                                                                                           |                                              |  |  |  |
| Power Requirements        | 200mA typica<br>600mA typica                                                                                                                                                                                                                                                                                                              | al @ 3.3V<br>al @ 5V (±10V output, 2kΩ load) |  |  |  |
| Temperature Range         | Operating<br>Storage                                                                                                                                                                                                                                                                                                                      | -40°C to +85°C<br>-40°C to +85°C             |  |  |  |
| MTBF                      | TPMC554-10R: 665000 h<br>TPMC554-11R: 678000 h<br>MTBF values shown are based on calculation according to MIL-HDBK-217F and<br>MIL-HDBK-217F Notice 2; Environment: $G_B 20^{\circ}$ C.<br>The MTBF calculation is based on component FIT rates provided by the<br>component suppliers. If FIT rates are not available. MIL-HDBK-217F and |                                              |  |  |  |
|                           | MIL-HDBK-217F Notice 2 formulas are used for FIT rate calculation.                                                                                                                                                                                                                                                                        |                                              |  |  |  |
| Humidity                  | 5 – 95 % non-condensing                                                                                                                                                                                                                                                                                                                   |                                              |  |  |  |
| weight                    | 86 g                                                                                                                                                                                                                                                                                                                                      |                                              |  |  |  |

Table 2-1 : Technical Specification



## 3 General notes on the TPMC554 Quad-DACs

The TPMC554 is using Quad-DAC (Q-DAC) devices. Each Q-DAC device provides four D/A channels, internally called A, B, C and D.

The TPMC554-10R provides 32 D/A channels (1 to 32), thus eight Q-DAC devices (1 to 8). The TPMC554-11R provides 16 D/A channels (1 to 16), thus four Q-DAC devices (1 to 4).

The Q-DAC device provides four internal data registers, one for each of the four D/A channels.

To set a certain analog output voltage, the D/A channel data is written to the I/M/T-Space or the F-Space, from where it is transferred to the appropriate Q-DAC internal D/A channel data register automatically. The Q-DAC analog outputs are then updated, depending on the Q-DAC operating mode used.

Each Q-DAC device provides a single serial interface, so all transfers to the Q-DACs are in fact serial data transfers. A data transfer to a Q-DAC takes approx. 1.4µs per D/A channel, data transfer for all four Q-DAC D/A channels takes approx. 5.6µs. A Q-DAC status read takes approx. 3.4µs.

The Q-DAC data transfer engines (parallel/serial) are independent of each other (e.g. data for D/A channels 1, 2, 3 & 4 is transferred one channel after the other since these channels are located in the same Q-DAC, while data for D/A channels 1, 5, 9, 13 could be transferred all at the same time since these channels are located in different Q-DACs.

| TPMC554 D/A Channel | Q-DAC   | Q-DAC<br>internal<br>Channel |
|---------------------|---------|------------------------------|
| D/A Channel 1       |         | А                            |
| D/A Channel 2       |         | В                            |
| D/A Channel 3       | Q-DAC I | С                            |
| D/A Channel 4       |         | D                            |
| D/A Channel 5       |         | А                            |
| D/A Channel 6       |         | В                            |
| D/A Channel 7       | Q-DAC Z | С                            |
| D/A Channel 8       |         | D                            |
| D/A Channel 9       |         | А                            |
| D/A Channel 10      |         | В                            |
| D/A Channel 11      | Q-DAC 3 | С                            |
| D/A Channel 12      |         | D                            |
| D/A Channel 13      |         | А                            |
| D/A Channel 14      |         | В                            |
| D/A Channel 15      | Q-DAC 4 | С                            |
| D/A Channel 16      |         | D                            |
| D/A Channel 17      |         | А                            |
| D/A Channel 18      |         | В                            |
| D/A Channel 19      | Q-DAC 5 | С                            |
| D/A Channel 20      |         | D                            |



| TPMC554 D/A Channel | Q-DAC   | Q-DAC<br>internal<br>Channel |
|---------------------|---------|------------------------------|
| D/A Channel 21      |         | А                            |
| D/A Channel 22      |         | В                            |
| D/A Channel 23      | Q-DAC 0 | С                            |
| D/A Channel 24      |         | D                            |
| D/A Channel 25      |         | А                            |
| D/A Channel 26      |         | В                            |
| D/A Channel 27      | Q-DAC I | С                            |
| D/A Channel 28      |         | D                            |
| D/A Channel 29      |         | А                            |
| D/A Channel 30      |         | В                            |
| D/A Channel 31      | Q-DAC 0 | С                            |
| D/A Channel 32      |         | D                            |

Table 3-1 : D/A Channel to Q-DAC mapping



## 4 Local Space Addressing

## 4.1 PCI9030 Local Space Configuration

The local on board addressable regions are accessed from the PCI side by using the PCI9030 local spaces.

| PCI9030<br>Local<br>Space | PCI9030<br>PCI Base Address<br>(Offset in PCI<br>Configuration<br>Space) | PCI<br>Space<br>Mapping | Size<br>(Byte) | Port<br>Width<br>(Bit) | Endian<br>Mode | Description               |
|---------------------------|--------------------------------------------------------------------------|-------------------------|----------------|------------------------|----------------|---------------------------|
| 0                         | 2 (0x18)                                                                 | MEM                     | 1024           | 32                     | BIG            | Register-Space            |
| 1                         | 3 (0x1C)                                                                 | MEM                     | 64             | 32                     | BIG            | I/M/T-Space               |
| 2                         | 4 (0x20)                                                                 | MEM                     | 1024           | 32                     | BIG            | Correction-Data-<br>Space |
| 3                         | 5 (0x24)                                                                 | MEM                     | 8192           | 32                     | BIG            | F-Space                   |

Table 4-1 : PCI9030 Local Space Configuration



## 4.2 Register-Space (1024 Byte)

PCI Base Address: PCI9

PCI9030 PCI Base Address 2 (Offset 0x18 in PCI Configuration Space).

| Offset to PCI<br>Base Address 2 | Description                      | Size<br>(Bit) |
|---------------------------------|----------------------------------|---------------|
| 0x000                           | Q-DAC 1 Configuration Register   | 32            |
| 0x004                           | Q-DAC 2 Configuration Register   | 32            |
| 0x008                           | Q-DAC 3 Configuration Register   | 32            |
| 0x00C                           | Q-DAC 4 Configuration Register   | 32            |
| 0x010                           | Q-DAC 5 Configuration Register   | 32            |
| 0x014                           | Q-DAC 6 Configuration Register   | 32            |
| 0x018                           | Q-DAC 7 Configuration Register   | 32            |
| 0x01C                           | Q-DAC 8 Configuration Register   | 32            |
| 0x020                           | Q-DAC 1 Control Register         | 32            |
| 0x024                           | Q-DAC 2 Control Register         | 32            |
| 0x028                           | Q-DAC 3 Control Register         | 32            |
| 0x02C                           | Q-DAC 4 Control Register         | 32            |
| 0x030                           | Q-DAC 5 Control Register         | 32            |
| 0x034                           | Q-DAC 6 Control Register         | 32            |
| 0x038                           | Q-DAC 7 Control Register         | 32            |
| 0x03C                           | Q-DAC 8 Control Register         | 32            |
| 0x040                           | Q-DAC 1 Status Register          | 32            |
| 0x044                           | Q-DAC 2 Status Register          | 32            |
| 0x048                           | Q-DAC 3 Status Register          | 32            |
| 0x04C                           | Q-DAC 4 Status Register          | 32            |
| 0x050                           | Q-DAC 5 Status Register          | 32            |
| 0x054                           | Q-DAC 6 Status Register          | 32            |
| 0x058                           | Q-DAC 7 Status Register          | 32            |
| 0x05C                           | Q-DAC 8 Status Register          | 32            |
| 0x060                           | Q-DAC 1 Sequencer Timer Register | 32            |
| 0x064                           | Q-DAC 2 Sequencer Timer Register | 32            |
| 0x068                           | Q-DAC 3 Sequencer Timer Register | 32            |
| 0x06C                           | Q-DAC 4 Sequencer Timer Register | 32            |
| 0x070                           | Q-DAC 5 Sequencer Timer Register | 32            |
| 0x074                           | Q-DAC 6 Sequencer Timer Register | 32            |
| 0x078                           | Q-DAC 7 Sequencer Timer Register | 32            |
| 0x07C                           | Q-DAC 8 Sequencer Timer Register | 32            |
| 0x080                           | Clear Register                   | 32            |
| 0x084                           | Load Register                    | 32            |



| Offset to PCI<br>Base Address 2 | Description                    | Size<br>(Bit) |
|---------------------------------|--------------------------------|---------------|
| 0x088                           | Global Control Register        | 32            |
| 0x08C                           | Global Status Register         | 32            |
| 0x090                           | Interrupt Status Register      | 32            |
| 0x094                           | Auto Status Timer Register     | 32            |
| 0x098                           | FIFO 1 Start Address Register  | 32            |
| 0x09C                           | FIFO 2 Start Address Register  | 32            |
| 0x0A0                           | FIFO 3 Start Address Register  | 32            |
| 0x0A4                           | FIFO 4 Start Address Register  | 32            |
| 0x0A8                           | FIFO 5 Start Address Register  | 32            |
| 0x0AC                           | FIFO 6 Start Address Register  | 32            |
| 0x0B0                           | FIFO 7 Start Address Register  | 32            |
| 0x0B4                           | FIFO 8 Start Address Register  | 32            |
| 0x0B8                           | FIFO 9 Start Address Register  | 32            |
| 0x0BC                           | FIFO 10 Start Address Register | 32            |
| 0x0C0                           | FIFO 11 Start Address Register | 32            |
| 0x0C4                           | FIFO 12 Start Address Register | 32            |
| 0x0C8                           | FIFO 13 Start Address Register | 32            |
| 0x0CC                           | FIFO 14 Start Address Register | 32            |
| 0x0D0                           | FIFO 15 Start Address Register | 32            |
| 0x0D4                           | FIFO 16 Start Address Register | 32            |
| 0x0D8                           | FIFO 17 Start Address Register | 32            |
| 0x0DC                           | FIFO 18 Start Address Register | 32            |
| 0x0E0                           | FIFO 19 Start Address Register | 32            |
| 0x0E4                           | FIFO 20 Start Address Register | 32            |
| 0x0E8                           | FIFO 21 Start Address Register | 32            |
| 0x0EC                           | FIFO 22 Start Address Register | 32            |
| 0x0F0                           | FIFO 23 Start Address Register | 32            |
| 0x0F4                           | FIFO 24 Start Address Register | 32            |
| 0x0F8                           | FIFO 25 Start Address Register | 32            |
| 0x0FC                           | FIFO 26 Start Address Register | 32            |
| 0x100                           | FIFO 27 Start Address Register | 32            |
| 0x104                           | FIFO 28 Start Address Register | 32            |
| 0x108                           | FIFO 29 Start Address Register | 32            |
| 0x10C                           | FIFO 30 Start Address Register | 32            |
| 0x110                           | FIFO 31 Start Address Register | 32            |
| 0x114                           | FIFO 32 Start Address Register | 32            |
| 0x118                           | FIFO 1 End Address Register    | 32            |
| 0x11C                           | FIFO 2 End Address Register    | 32            |



| Offset to PCI<br>Base Address 2 | Description                    | Size<br>(Bit) |
|---------------------------------|--------------------------------|---------------|
| 0x120                           | FIFO 3 End Address Register    | 32            |
| 0x124                           | FIFO 4 End Address Register    | 32            |
| 0x128                           | FIFO 5 End Address Register    | 32            |
| 0x12C                           | FIFO 6 End Address Register    | 32            |
| 0x130                           | FIFO 7 End Address Register    | 32            |
| 0x134                           | FIFO 8 End Address Register    | 32            |
| 0x138                           | FIFO 9 End Address Register    | 32            |
| 0x13C                           | FIFO 10 End Address Register   | 32            |
| 0x140                           | FIFO 11 End Address Register   | 32            |
| 0x144                           | FIFO 12 End Address Register   | 32            |
| 0x148                           | FIFO 13 End Address Register   | 32            |
| 0x14C                           | FIFO 14 End Address Register   | 32            |
| 0x150                           | FIFO 15 End Address Register   | 32            |
| 0x154                           | FIFO 16 End Address Register   | 32            |
| 0x158                           | FIFO 17 End Address Register   | 32            |
| 0x15C                           | FIFO 18 End Address Register   | 32            |
| 0x160                           | FIFO 19 End Address Register   | 32            |
| 0x164                           | FIFO 20 End Address Register   | 32            |
| 0x168                           | FIFO 21 End Address Register   | 32            |
| 0x16C                           | FIFO 22 End Address Register   | 32            |
| 0x170                           | FIFO 23 End Address Register   | 32            |
| 0x174                           | FIFO 24 End Address Register   | 32            |
| 0x178                           | FIFO 25 End Address Register   | 32            |
| 0x17C                           | FIFO 26 End Address Register   | 32            |
| 0x180                           | FIFO 27 End Address Register   | 32            |
| 0x184                           | FIFO 28 End Address Register   | 32            |
| 0x188                           | FIFO 29 End Address Register   | 32            |
| 0x18C                           | FIFO 30 End Address Register   | 32            |
| 0x190                           | FIFO 31 End Address Register   | 32            |
| 0x194                           | FIFO 32 End Address Register   | 32            |
| 0x198                           | FIFO 1 Status/Control Register | 32            |
| 0x19C                           | FIFO 2 Status/Control Register | 32            |
| 0x1A0                           | FIFO 3 Status/Control Register | 32            |
| 0x1A4                           | FIFO 4 Status/Control Register | 32            |
| 0x1A8                           | FIFO 5 Status/Control Register | 32            |
| 0x1AC                           | FIFO 6 Status/Control Register | 32            |
| 0x1B0                           | FIFO 7 Status/Control Register | 32            |
| 0x1B4                           | FIFO 8 Status/Control Register | 32            |



| Offset to PCI<br>Base Address 2 | Description                     | Size<br>(Bit) |
|---------------------------------|---------------------------------|---------------|
| 0x1B8                           | FIFO 9 Status/Control Register  | 32            |
| 0x1BC                           | FIFO 10 Status/Control Register | 32            |
| 0x1C0                           | FIFO 11 Status/Control Register | 32            |
| 0x1C4                           | FIFO 12 Status/Control Register | 32            |
| 0x1C8                           | FIFO 13 Status/Control Register | 32            |
| 0x1CC                           | FIFO 14 Status/Control Register | 32            |
| 0x1D0                           | FIFO 15 Status/Control Register | 32            |
| 0x1D4                           | FIFO 16 Status/Control Register | 32            |
| 0x1D8                           | FIFO 17 Status/Control Register | 32            |
| 0x1DC                           | FIFO 18 Status/Control Register | 32            |
| 0x1E0                           | FIFO 19 Status/Control Register | 32            |
| 0x1E4                           | FIFO 20 Status/Control Register | 32            |
| 0x1E8                           | FIFO 21 Status/Control Register | 32            |
| 0x1EC                           | FIFO 22 Status/Control Register | 32            |
| 0x1F0                           | FIFO 23 Status/Control Register | 32            |
| 0x1F4                           | FIFO 24 Status/Control Register | 32            |
| 0x1F8                           | FIFO 25 Status/Control Register | 32            |
| 0x1FC                           | FIFO 26 Status/Control Register | 32            |
| 0x200                           | FIFO 27 Status/Control Register | 32            |
| 0x204                           | FIFO 28 Status/Control Register | 32            |
| 0x208                           | FIFO 29 Status/Control Register | 32            |
| 0x20C                           | FIFO 30 Status/Control Register | 32            |
| 0x210                           | FIFO 31 Status/Control Register | 32            |
| 0x214                           | FIFO 32 Status/Control Register | 32            |
| 0x218                           | FIFO Interrupt Status Register  | 32            |
| 0x21C                           | FIFO Interrupt Enable Register  | 32            |

Table 4-2 : Register-Space Address Map

The Register-Space requires using 32 bit transfer size.

Registers / Register bits for Q-DACs 5 - 8 are supported for 32 D/A channel TPMC554 options only.



### 4.2.1 Q-DAC X Configuration Register (X = 1-8)

There is a dedicated Q-DAC Configuration Register for each Q-DAC.

Each Q-DAC provides four D/A Channels, internally called A - D. Each Q-DAC also provides internal registers for device configuration.

If the Q-DAC busy bit in the Global Status Register is clear, a write to a Q-DAC X Configuration Register starts the Q-DAC configuration (i.e. the Q-DAC configuration register setting is transferred to the Q-DAC internal configuration register). Each Q-DAC configuration sequence does also include a read of the Q-DAC status (see Q-DAC X Status Register).

Check the Q-DAC busy bit in the Global Status Register to determine when the Q-DAC configuration is done.

Each Q-DAC that is used must be configured first. A D/A Channel can only be used if it's PUxbit is set.

Writes to a Q-DAC Configuration Register are ignored, when the Q-DAC busy bit is set in the Global Status Register.

| Bit   | Symbol     | Description                                                                                                                                                                                                                                                                  | Access | Reset<br>Value |
|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:20 | -          | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                         | -      | -              |
| 19    | PUD        | D/A Channel D Power-Up<br>See PUA description.                                                                                                                                                                                                                               | R/W    | 0              |
| 18    | PUC        | D/A Channel C Power-Up<br>See PUA description.                                                                                                                                                                                                                               | R/W    | 0              |
| 17    | PUB        | D/A Channel B Power-Up<br>See PUA description.                                                                                                                                                                                                                               | R/W    | 0              |
| 16    | PUA        | D/A Channel A Power-Up.<br>When set, this bit places DAC A in normal operating mode.<br>When cleared, this bit places DAC A in power-down mode<br>(default).                                                                                                                 | R/W    | 0              |
| 15    | TSD<br>ENA | TSD Enable<br>Set to enable the Q-DAC thermal shutdown feature.<br>Cleared to disable the thermal shutdown feature (default).<br>The Q-DAC incorporates a thermal shutdown feature that<br>automatically shuts down the device if the max device<br>temperature is exceeded. | R/W    | 0              |
| 14    | CL<br>ENA  | Clamp Enable<br>Set to enable the current limit clamp (default). The channel<br>current is clamped at 20mA in case of over-current.<br>Clear to disable the current-limit clamp. The channel powers<br>down in case of over-current.                                         | R/W    | 1              |



| Bit  | Symbol     |                                                    | [                                                                                                                      | Descriptio   | ı                       |     | Access | Reset<br>Value |
|------|------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------|-----|--------|----------------|
|      |            | Q-DAC Cle<br>Selects the<br>is cleared u           | Q-DAC Clear Select<br>Selects the D/A Channel default values in case the Q-DAC<br>is cleared using the Clear Register. |              |                         |     |        |                |
| 13   | CLR<br>SEL | CLR<br>SEL                                         | Unipo<br>Output R                                                                                                      | lar<br>Range | Bipolar<br>Output Range | 9   | R/W    | 0              |
|      |            | 0                                                  | 0V                                                                                                                     |              | 0V                      |     |        |                |
|      |            | 1                                                  | Mid-sc                                                                                                                 | ale          | Negative Full-sc        | ale |        |                |
| 12   | -          | Reserved<br>Set '0' for v                          | vrites, undefin                                                                                                        | ed for read  | S.                      |     |        |                |
| 11:9 | ORD        | D/A Chann<br>See ORA d                             | el D Output R<br>description.                                                                                          | ange         |                         |     | R/W    | 000            |
| 8:6  | ORC        | D/A Channel C Output Range<br>See ORA description. |                                                                                                                        |              | R/W                     | 000 |        |                |
| 5:3  | ORB        | D/A Channel B Output Range<br>See ORA description. |                                                                                                                        |              | R/W                     | 000 |        |                |
|      |            | D/A Chann                                          | el A Output R                                                                                                          | ange         |                         |     |        |                |
|      |            |                                                    | ORA                                                                                                                    | Output       | Voltage Range           |     |        |                |
|      |            |                                                    | 000                                                                                                                    |              | +5V                     |     |        |                |
|      |            |                                                    | 001                                                                                                                    |              | +10V                    |     |        |                |
| 2:0  | ORA        |                                                    | 010                                                                                                                    |              | +10.8V                  |     | R/W    | 000            |
|      |            |                                                    | 011                                                                                                                    |              | ±5V                     |     |        |                |
|      |            |                                                    | 100                                                                                                                    |              | ±10V                    |     |        |                |
|      |            |                                                    | 101                                                                                                                    |              | ±10.8V                  |     |        |                |
|      |            |                                                    | others                                                                                                                 | r            | eserved                 |     |        |                |
|      |            |                                                    |                                                                                                                        |              |                         |     |        |                |

Table 4-3 : Q-DAC X Configuration Register (Offset 0x000 ...)



### 4.2.2 Q-DAC X Control Register (X = 1-8)

| Bit   | Symbol  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Access | Reset<br>Value |
|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:10 | -       | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -      | -              |
| 9     | RDSTA   | Read internal Q-DAC status register<br>Only valid for I-Mode and M-Mode (ignored for other QDAC<br>modes).<br>When set, a request for reading the Q-DAC status is logged<br>and the status valid bit in the Q-DAC X Status Register is<br>cleared. When the Q-DAC status read is done, the Q-DAC<br>X Status Register is updated and the status valid bit is set<br>again. The actual Q-DAC status read may be delayed by<br>ongoing processes.<br>Bit clears immediately.                                                                                                                   | W      | 0              |
| 8     | GLM     | Enable Global Load Mode for this Q-DAC<br>Used in M-Mode only.<br>When set, this QDAC operates in global load mode. In<br>global load mode, all four analog outputs of the Q-DAC are<br>updated simultaneously along with the analog outputs of<br>other Q-DACs set to global load mode when all available<br>D/A channel data has been transferred to the Q-DACs.<br>When clear, this QDAC operates in standalone mode. In<br>standalone mode, all four analog outputs of the Q-DAC are<br>updated simultaneously when all available D/A channel data<br>has been transferred to the Q-DAC. | R/W    | 0              |
| 7     | ASR     | Automatic Status Read<br>Can be used for I-Mode, M-Mode, F-Mode and T-Mode.<br>Set to enable automatic status reads of the Q-DAC internal<br>status register. Clear to disable automatic status reads.<br>See Auto Status Timer Register for I-Mode and M-Mode.<br>In T-Mode and F-Mode (if enabled) there is one automatic<br>Q-DAC status read per sequence (approx. 10us after the<br>previous Q-DAC update).                                                                                                                                                                             | R/W    | 0              |
| 6     | -       | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -      | -              |
| 5     | IRQSEEN | Q-DAC Sequencer Interrupt enable<br>Enables Q-DAC Sequencer interrupts when set. Disables<br>Q-DAC Sequencer interrupts when clear.<br>(Should be disabled for I-Mode, M-Mode and F-Mode)<br>See Interrupt Status Register for details.                                                                                                                                                                                                                                                                                                                                                      | R/W    | 0              |
| 4     | IRQALEN | Q-DAC Alert Interrupt enable<br>Enables Q-DAC Alert interrupts when set. Disables Q-DAC<br>Alert interrupts when clear.<br>See Interrupt Status Register for details.                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W    | 0              |
| 3     | IRQLDEN | Q-DAC Load Interrupt enable<br>Enables Q-DAC Load interrupts when set. Disables Q-DAC<br>Load interrupts when clear.<br>(Should be disabled for I-Mode, F-Mode and T-Mode)<br>See Interrupt Status Register for details.                                                                                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 2     | -       | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -      | -              |



| Bit    | Symbol | Description |               |                                                                                                                                                                                                                                                                     | Access | Reset<br>Value |
|--------|--------|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
|        |        | Q-DAC Mo    | ode           |                                                                                                                                                                                                                                                                     |        |                |
|        |        | MODE        | Q-DAC<br>Mode | Description                                                                                                                                                                                                                                                         |        |                |
|        |        | 00          | I-Mode        | Instant Mode<br>Q-DAC analog outputs are<br>updated immediately after each<br>D/A Channel data transfer                                                                                                                                                             |        |                |
| 1:0 MO |        | 01          | M-Mode        | Manual Mode<br>Q-DAC analog outputs are<br>updated simultaneously per<br>software command. D/A<br>Channel data has been<br>transferred to the Q-DAC<br>before.                                                                                                      | •      | 00             |
|        | MODE   | 10          | F-Mode        | FIFO Mode<br>An internal sequencer timer<br>triggers the data transfer to the<br>Q-DAC and the simultaneous<br>update of the Q-DAC analog<br>outputs.<br>The corresponding FIFOs in the<br>external SRAM are used as<br>data source for the 4 DAC<br>channels.      | R/W    |                |
|        |        | 11          | T-Mode        | Timer Mode<br>An internal sequencer timer<br>triggers the data transfer to the<br>Q-DAC and the simultaneous<br>update of the Q-DAC analog<br>outputs.<br>The corresponding distributed<br>RAM inside the FPGA is used<br>as data source for the 4 DAC<br>channels. |        |                |

Table 4-4 : Q-DAC X Control Register (Offset 0x020 ...)



### 4.2.3 Q-DAC X Status Register (X = 1-8)

The Q-DAC devices used provide an internal status register, which is reflected in the Q-DAC X Status Registers. The Q-DAC X Status Registers are only updated when a status register read is ordered by writing a '1' to the RDSTA bit or when the ASR option is active in Q-DAC X Control Register.

| Bit   | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Access | Reset<br>Value |
|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:11 | -      | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -      | -              |
| 10    | SVAL   | Status is valid<br>This bit indicates that the other register bits are showing the<br>result of a Q-DAC status read (no random data). It does not<br>necessarily indicate that the other register bits are showing<br>the most current Q-DAC status.<br>This bit is automatically set after the first Q-DAC status read<br>(e.g. during Q-DAC configuration). The bit is cleared upon a<br>Q-DAC status read request via the Q-DAC X Control<br>Register in I-Mode or M-Mode. The bit is then automatically<br>set again, when the requested Q-DAC status read is done. | R      | 0              |
| 9     | TSD    | Thermal Shutdown Alert<br>In the event of an over-temperature situation, this bit is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R      | 0              |
| 8     | PUREF  | Reference Power-Up<br>When set, this bit indicates that the Quad-DAC internal<br>reference is powered-up. Since the TPMC554 Quad-DACs<br>are operating with internal reference, this bit should always<br>be set for any status read from the Quad-DAC.                                                                                                                                                                                                                                                                                                                 | R      | 0              |
| 7     | PUD    | DAC D Power-Up<br>See PUA description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R      | 0              |
| 6     | PUC    | DAC C Power-Up<br>See PUA description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R      | 0              |
| 5     | PUB    | DAC B Power-Up<br>See PUA description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R      | 0              |
| 4     | PUA    | DAC A Power-Up<br>'0' when powered down,<br>'1' when powered up.<br>If the Q-DAC is configured with CL ENA bit clear, DAC A will<br>power down automatically on detection of an over-current,<br>PUA will be cleared to reflect this.                                                                                                                                                                                                                                                                                                                                   | R      | 0              |
| 3     | OCD    | DAC D Over-current Alert<br>See OCA description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R      | 0              |
| 2     | OCC    | DAC C Over-current Alert<br>See OCA description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R      | 0              |
| 1     | OCB    | DAC B Over-current Alert<br>See OCA description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R      | 0              |
| 0     | OCA    | DAC A Over-current Alert<br>In the event of an over-current situation on DAC A, this bit is<br>set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R      | 0              |

Table 4-5 : Q-DAC X Status Register (Offset 0x040 ...)



### 4.2.4 Q-DAC X Sequencer Timer Register (X = 1-8)

| Bit  | Symbol | Description                                                                                                                                                                                                         | Access | Reset<br>Value |
|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0 | STPV   | Sequencer Timer Preload Value<br>Controls the time between consecutive Q-DAC analog<br>output-updates in F-Mode and T-Mode.<br>Actual time between consecutive Q-DAC analog output<br>updates is (STPV + 1) x 10us. | R/W    | 0              |

Table 4-6 : Q-DAC X Sequencer Timer Register (Offset 0x060 ...)

The Sequencer Timer is programmable from  $10\mu s$  to 11.93h in  $10\mu s$  steps. The time base for the sequencer timer is derived from an on board 40 MHz oscillator.

### 4.2.5 Clear Register

The Clear Register can be used to clear the 4 channels of a specific Q-DAC or to perform a global clear.

| Bit  | Symbol | Description                                                                                                                                                                                                                                                                                         | Access | Reset<br>Value |
|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:8 | -      | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                | -      | -              |
| 7    | CLR8   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 6    | CLR7   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 5    | CLR6   | There is one clear control bit for each Q-DAC.<br>When set, the Q-DAC clear signal is asserted.<br>Could be used to set all four Q-DAC channels (internal D/A<br>Channel registers and analog outputs) to a value specified<br>by the Q-DACs CLR SEL setting (see Q-DAC Configuration<br>Register). | R/W    | 0              |
| 4    | CLR5   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 3    | CLR4   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 2    | CLR3   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 1    | CLR2   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |
| 0    | CLR1   |                                                                                                                                                                                                                                                                                                     | R/W    | 0              |

Table 4-7 : Clear Register (Offset 0x080)

Do not change the output voltage range while the Q-DAC clear signal is active, as this might put the analog outputs to a value other than 0V.



### 4.2.6 Load Register

The Load Register can be used to load (=update) the 4 channels of a specific Q-DAC or to perform a global load. (For M-Mode only)

| Bit  | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Access | Reset<br>Value |
|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:8 | -      | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -      | -              |
| 7    | LOAD8  | Q-DAC Analog Output Update Request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W    | 0              |
| 6    | LOAD7  | There is one load control/status bit for each Q-DAC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W    | 0              |
| 5    | LOAD6  | Only valid for M-Mode (ignored for other Q-DAC modes).<br>When set, a request is logged to update the Q-DAC analog<br>outputs. When the request has been logged, the Q-DAC<br>analog outputs are updated when all available D/A Channel<br>data for this Q-DAC has been transferred to the Q-DAC<br>internal data registers.<br>If the Q-DAC is configured for Global-M-Mode, the update of<br>the Q-DAC analog outputs is delayed until all Q-DACs in<br>Global-M-Mode are ready for updating their analog outputs<br>simultaneously.<br>The bit is automatically cleared when the Q-DAC analog<br>outputs are actually updated. | R/W    | 0              |
| 4    | LOAD5  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W    | 0              |
| 3    | LOAD4  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W    | 0              |
| 2    | LOAD3  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W    | 0              |
| 1    | LOAD2  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W    | 0              |
| 0    | LOAD1  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W    | 0              |

Table 4-8 : Load Register (Offset 0x084)

In M-Mode, after setting a LOAD-bit, software shall check that this bit is clear, before new DAC data for this Q-DAC is written to the I/M/T-Space (since, once written to the I/M/T-Space, the data is transferred to the Q-DAC as soon as possible and may interfere with an ongoing update of the analog outputs).



### 4.2.7 Global Control Register

| Bit  | Symbol | Description                                                                                                                                                                                                                                          | Access | Reset<br>Value |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:9 | -      | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                 | -      | -              |
| 8    | MIE    | Master Interrupt Enable<br>'0': Interrupts are disabled<br>'1': Interrupts are enabled<br>There are also dedicated enable/disable bits for the various<br>interrupt sources → See Q-DAC X Control Register and<br>FIFO Interrupt Enable Register.    | R/W    | 0              |
| 7    | SEQST8 | Q-DAC Sequencer Start/Stop                                                                                                                                                                                                                           | R/W    | 0              |
| 6    | SEQST7 | There is one Sequencer Start/Stop bit for each Q-DAC.                                                                                                                                                                                                | R/W    | 0              |
| 5    | SEQST6 | U : Stop Sequencer                                                                                                                                                                                                                                   | R/W    | 0              |
| 4    | SEQST5 | When the sequencer is running, the Q-DAC busy bit in the                                                                                                                                                                                             | R/W    | 0              |
| 3    | SEQST4 | global status register is permanently set.                                                                                                                                                                                                           | R/W    | 0              |
| 2    | SEQST3 | When the sequencer is stopped, any Q-DAC data transfer in                                                                                                                                                                                            | R/W    | 0              |
| 1    | SEQST2 | in the Global Status Register to determine when the                                                                                                                                                                                                  | R/W    | 0              |
| 0    | SEQST1 | sequencer is actually stopped.<br>For a simultaneous update of the analog outputs of multiple<br>Q-DACs in F-Mode or T-Mode, set the Q-DAC X Sequencer<br>Timer Registers to the same value and start the sequencers<br>using a single write access. | R/W    | 0              |

Table 4-9 : Global Control Register (Offset 0x088)

Prior a sequencer start in T-Mode, the following steps are required:

- 1. Setup the Q-DAC Timer in Q-DAC X Sequencer Timer Register
- 2. Set the Q-DAC Mode to T-Mode in Q-DAC X Control Register
- 3. Write the Q-DAC data for the first sequence to the I/M/T-Space.

Prior a sequencer start in F-Mode, the following steps are required:

- 1. Setup the relevant FIFO X Start Address Register(s) and FIFO X End Address Register(s)
- 2. Setup the relevant FIFO X Status/Control Register(s)
- 3. Setup the Q-DAC Timer in Q-DAC X Sequencer Timer Register
- 4. Set the Q-DAC Mode to F-Mode in Q-DAC X Control Register
- 5. Write the first packet of Q-DAC data to the F-Space.



### 4.2.8 Global Status Register

| Bit | Symbol | Description                                         | Access | Reset<br>Value |
|-----|--------|-----------------------------------------------------|--------|----------------|
| 31  | SDU8   |                                                     | R/C    | 0              |
| 30  | SDR8   | Q-DAC 8 status bits.                                | R/C    | 0              |
| 29  | SET8   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 28  | BUSY8  | *                                                   | R      | 0              |
| 27  | SDU7   |                                                     | R/C    | 0              |
| 26  | SDR7   | Q-DAC 7 status bits.                                | R/C    | 0              |
| 25  | SET7   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 24  | BUS7   |                                                     | R      | 0              |
| 23  | SDU6   |                                                     | R/C    | 0              |
| 22  | SDR6   | Q-DAC 6 status bits.                                | R/C    | 0              |
| 21  | SET6   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 20  | BUSY6  |                                                     | R      | 0              |
| 19  | SDU5   |                                                     | R/C    | 0              |
| 18  | SDR5   | Q-DAC 5 status bits.                                | R/C    | 0              |
| 17  | SET5   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 16  | BUSY5  | *                                                   | R      | 0              |
| 15  | SDU4   |                                                     | R/C    | 0              |
| 14  | SDR4   | Q-DAC 4 status bits.                                | R/C    | 0              |
| 13  | SET4   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 12  | BUSY4  | *                                                   | R      | 0              |
| 11  | SDU3   |                                                     | R/C    | 0              |
| 10  | SDR3   | Q-DAC 3 status bits.                                | R/C    | 0              |
| 9   | SET3   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 8   | BUSY3  | *                                                   | R      | 0              |
| 7   | SDU2   |                                                     | R/C    | 0              |
| 6   | SDR2   | Q-DAC 2 status bits.                                | R/C    | 0              |
| 5   | SET2   | (Refer to the Q-DAC 1 status bits for description). | R      | 0              |
| 4   | BUSY2  |                                                     | R      | 0              |



| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Access | Reset<br>Value |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 3   | SDU1   | Q-DAC 1 Sequencer Data Underflow<br>Bit is set when the sequencer reads the D/A Channel data<br>for the next sequence in T-Mode, but the software has not<br>yet confirmed new D/A Channel data by clearing the<br>Sequencer Data Request/Acknowledge bit.<br>The sequencer continues normally and takes the D/A<br>channel data actually found in the I/M/T-Space.<br>The bit is cleared by writing a '1'.<br>Not relevant in F-Mode because the handshake between<br>FIFO and sequencer is handled internally.                                                                                                                                                                        | R/C    | 0              |
| 2   | SDR1   | Q-DAC 1 Sequencer Data Request/Acknowledge<br>Bit is set when the sequencer is requesting new D/A<br>Channel data for the next sequence in T-Mode.<br>The bit is cleared by writing a '1'.<br>Not relevant in F-Mode because the handshake between<br>FIFO and sequencer is handled internally.                                                                                                                                                                                                                                                                                                                                                                                         | R/C    | 0              |
| 1   | SET1   | Q-DAC 1 Settle<br>Indicates Q-DAC analog output settling time.<br>'1' when Q-DAC analog outputs are settling, '0' when Q-<br>DAC analog outputs are stable.<br>This is no physical representation of any kind, just an<br>internal timer that expires 10µs after an update of the Q-<br>DAC analog outputs.                                                                                                                                                                                                                                                                                                                                                                             | R      | 0              |
| 0   | BUSY1  | <ul> <li>Q-DAC 1 Busy</li> <li>Set in the following cases:</li> <li>(a) Transfer to the Q-DAC is in progress (configuration data transfer or D/A channel data transfer or status read transfer).</li> <li>Note for I-Mode and M-Mode: Data may be written to the I/M/T-Space while a Q-DAC transfer is in progress. E.g. data for D/A channels 3 &amp; 4 may be written to the I/M/T-Space while the data for D/A channel 1 is actually being transferred to the Q-DAC and thus the busy bit is set.</li> <li>(b) Waiting for actual Q-DAC load in M-Mode (after a load request)</li> <li>(c) Sequencer is running</li> <li>Clear when Q-DAC control logic is in Idle state.</li> </ul> | R      | 0              |

 Table 4-10:
 Global Status Register (Offset 0x08C)

When the SDR-bit is set, software should write new data for this Q-DAC to the I/M/T-Space. When the D/A Channel data for this Q-DAC have been written, software shall clear this bit to acknowledge the request.

Asserted SDR or SDU flags do not stop the sequencer from running. These flags are for informational purposes only.



### 4.2.9 Interrupt Status Register

| Bit   | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Access | Reset<br>Value |
|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:25 | -      | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -      | -              |
| 24    | IRQFI  | FIFO Interrupt<br>There is one FIFO Interrupt bit representing 1-32 FIFOs depending on the<br>amount of FIFOs with interrupts enabled (see FIFO Interrupt Enable Register).<br>Set when the number of unconverted voltage values in one of the<br>corresponding FIFOs falls below a configurable number or one of the<br>corresponding FIFOs has no more unconverted values at all.<br>The FIFO Interrupt bit is automatically cleared if the FIFOs with interrupts<br>enabled are refilled above the FIFO limits which were set in the corresponding<br>FIFO X Status/Control Registers.<br>See FIFO Interrupt Status Register to determine which channel caused the<br>interrupt.<br>See FIFO Interrupt Enable Register for interrupt enable/disable control.<br>(Should be disabled if the corresponding Q-DACs are running in I-Mode,<br>M-Mode or T-Mode) | R      | 0              |
| 23    | IRQSE8 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 22    | IRQSE7 | Q-DAC Sequencer Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/C    | 0              |
| 21    | IRQSE6 | There is one Sequencer Interrupt bit for each Q-DAC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/C    | 0              |
| 20    | IRQSE5 | sequence and the interrupt is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/C    | 0              |
| 19    | IRQSE4 | Write '1' to clear the interrupt status bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/C    | 0              |
| 18    | IRQSE3 | See Q-DAC X Control Register for interrupt enable/disable control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/C    | 0              |
| 17    | IRQSE2 | (Should be disabled for I-Mode, M-Mode and F-Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/C    | 0              |
| 16    | IRQSE1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 15    | IQRLD8 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 14    | IQRLD7 | Q-DAC Load Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/C    | 0              |
| 13    | IQRLD6 | There is one Load Interrupt bit for each Q-DAC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 12    | IQRLD5 | ist have been updated) and the interrupt is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/C    | 0              |
| 11    | IQRLD4 | Write '1' to clear the interrupt status bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/C    | 0              |
| 10    | IQRLD3 | See Q-DAC X Control Register for interrupt enable/disable control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/C    | 0              |
| 9     | IQRLD2 | (Should be disabled for I-Mode, F-Mode and T-Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/C    | 0              |
| 8     | IQRLD1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 7     | IRQAL8 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 6     | IRQAL7 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 5     | IRQAL6 | There is one Alert Interrupt bit for each Q-DAC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/C    | 0              |
| 4     | IRQAL5 | Set when the Q-DAC status is read and any of the over-current bits or the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/C    | 0              |
| 3     | IRQAL4 | thermal alert bit is set and the interrupt is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/C    | 0              |
| 2     | IRQAL3 | Write '1' to clear the interrupt status bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/C    | 0              |
| 1     | IRQAL2 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |
| 0     | IRQAL1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/C    | 0              |

Table 4-11: Interrupt Status Register (Offset 0x090)



For an interrupt status bit to be set, the interrupt must be enabled prior to the interrupt event.

An interrupt is asserted if the Master Interrupt Enable bit is set in the Global Control Register and there is at least one bit set in the Interrupt Status Register.

### 4.2.10 Auto Status Timer Register

| Bit   | Symbol | Description                                                                                                  |                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                            | Access      | Reset<br>Value |      |
|-------|--------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|------|
| 31:28 | ASRT8  | Q-DAC Automatic Stat                                                                                         | us Read                                                                                                                                                                                                                                                                                  | d Timer                                                                                                                                                                                                                                                                                    |             | R/W            | 1000 |
| 27:24 | ASRT7  | There is one Automatic                                                                                       | c Status                                                                                                                                                                                                                                                                                 | Read Timer bit for                                                                                                                                                                                                                                                                         | or each Q-  | R/W            | 1000 |
| 23:20 | ASRT6  | Only valid if the ASR b                                                                                      | it is set t                                                                                                                                                                                                                                                                              | for Q-DAC (Q-DA                                                                                                                                                                                                                                                                            | C X Control | R/W            | 1000 |
| 19:16 | ASRT5  | Register) and only valid                                                                                     | d for I-M                                                                                                                                                                                                                                                                                | ode and M-Mode                                                                                                                                                                                                                                                                             |             | R/W            | 1000 |
| 15:12 | ASRT4  | In Auto Status Read M                                                                                        | lode a re                                                                                                                                                                                                                                                                                | equest for reading                                                                                                                                                                                                                                                                         | the Q-DAC   | R/W            | 1000 |
| 11:8  | ASRT3  | D/A channel data will b                                                                                      | ASRTX1                                                                                                                                                                                                                                                                                   | time. Any ongoing<br>nated normally be                                                                                                                                                                                                                                                     | fore the Q- | R/W            | 1000 |
| 7:4   | ASRT2  | DAC status read transf                                                                                       | fer is sta                                                                                                                                                                                                                                                                               | irted.                                                                                                                                                                                                                                                                                     |             | R/W            | 1000 |
| 3:0   | ASRT1  | ASR<br>000<br>001<br>001<br>001<br>001<br>010<br>011<br>011<br>100<br>100<br>101<br>101<br>110<br>111<br>111 | T1         00         11         00         1         00         1         00         1         00         1         00         1         00         1         00         1         00         1         00         11         00         11         00         11         00         11 | Time           10us           20us           40us           80us           160us           320us           640us           1.280ms           2.560ms           5.120ms           10.240ms           20.480ms           40.960ms           81.920ms           163.840ms           327.680ms |             | R/W            | 1000 |

Table 4-12: Auto Status Timer Register (Offset 0x094)



### 4.2.11 FIFO X Start Address Register (X = 1-32)

| Bit   | Symbol | Description                                                                   |     | Reset<br>Value |
|-------|--------|-------------------------------------------------------------------------------|-----|----------------|
| 31:21 | -      | Reserved<br>Set '0' for writes, undefined for reads.                          | -   | -              |
| 20:0  | FSTA   | FIFO start address<br>This is the first SRAM address with data for channel X. | R/W | 0              |

Table 4-13: FIFO X Start Address Register (Offset 0x098 ...)

### 4.2.12 FIFO X End Address Register (X = 1-32)

| Bit   | Symbol | Description                                                                                                                                                                                 |     | Reset<br>Value |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|
| 31:21 | -      | Reserved<br>Set '0' for writes, undefined for reads.                                                                                                                                        | -   | -              |
| 20:0  | FSTO   | FIFO end address<br>This is the last SRAM address with data for channel X.<br>When data has been written at this address, the pointer<br>returns to the corresponding FIFO X start address. | R/W | 0              |

Table 4-14: FIFO X End Address Register (Offset 0x118 ...)

There are no checks against overlapping memory partitions.

The End Address must be greater than the Start Address.

### 4.2.13 FIFO X Status/Control Register (X = 1-32)

| Bit   | Symbol                                                                                                                                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                         |     | Reset<br>Value |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|
| 31    | STOP                                                                                                                                                                                                                                                                                 | Stop when empty<br>If this bit is set and there are no more unconverted voltage<br>values in the FIFO (the FIFO is empty) no more values are<br>read from the FIFO and the corresponding DAC channel<br>continuous to output the last voltage that was converted. To<br>be able to output a waveform or a bit pattern stored in the<br>FIFO periodically, this bit must not be set. | R/W | 0              |
| 30:10 | NUMB                                                                                                                                                                                                                                                                                 | Number of unconverted voltage values<br>These bits reflect how full the FIFO currently is                                                                                                                                                                                                                                                                                           |     | 0              |
| 9     | FULL                                                                                                                                                                                                                                                                                 | FIFO full<br>If there is no more space for new data in the FIFO, this bit is<br>set and data written to the FIFO's address space in F-Space<br>gets lost                                                                                                                                                                                                                            |     | 0              |
| 8     | 8       AEMPTY       FIFO almost empty         If the number of unconverted voltage values in the FIFO falls below the adjustable FIFO limit, this bit is set and IRQFIx in the FIFO Interrupt Status Register is set if the interrupt is enabled in FIFO Interrupt Enable Register. |                                                                                                                                                                                                                                                                                                                                                                                     | R   | 1              |



| Bit | Symbol | Description                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                | Access                                            | Reset<br>Value |       |
|-----|--------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------|-------|
| 7   | EMPTY  | FIFO empty<br>If there are n<br>this bit is set<br>Register is s<br>Enable Regi               | o more unconvert<br>and IRQFIx in the<br>et if the interrupt is<br>ster.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ed voltage values<br>FIFO Interrupt S<br>s enabled in FIFO                                                                                                                                                                                                                                                                                                                     | in the FIFO,<br>tatus<br>Interrupt                | R              | 1     |
| 6   | FEN    | FIFO enable<br>Setting this b<br>read out by t                                                | it enables the FIF<br>he sequencer and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | O. Only enabled I<br>I can cause interru                                                                                                                                                                                                                                                                                                                                       | FIFOs are<br>upts.                                | R/W            | 0     |
| 5   | FLUSH  | FIFO flush b<br>By setting th<br>the FIFO sta<br>sequencer m<br>clears immed<br>bit must be s | FIFO flush bit<br>By setting this bit the FIFO write and read pointers are set to<br>the FIFO start address. The corresponding Q-DAC<br>sequencer must be disabled prior to setting this bit. Bit<br>clears immediately. After changing FIFO start address this<br>bit must be set.                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                |                                                   | W              | 0     |
| 4:0 | FLIM   | FIFO Limit<br>When the nu<br>falls below 2<br>Interrupt Sta<br>The number<br>should be sn     | Imber of unconver           FLIM, the AEMPTY           tus Register is set           of values at which           naller than the FIF           FLIM           00000           00001           00001           00001           00010           00010           00101           00101           00101           00101           00101           00101           01100           01001           01001           01101           01101           01101           01111           10000           10011           10010           10010           10101           01011 | ted voltage values<br>bit is set and IRQ<br>if the interrupt is as<br>O size.<br>number of<br>16bit values<br>1<br>2<br>4<br>8<br>16<br>32<br>64<br>128<br>256<br>512<br>1K<br>2K<br>4K<br>8K<br>16K<br>32K<br>4K<br>8K<br>16K<br>32K<br>64K<br>128K<br>256<br>512<br>1K<br>2K<br>4K<br>8K<br>16K<br>32K<br>64K<br>128K<br>256K<br>512K<br>128K<br>256K<br>512K<br>1M<br>2M -1 | s in the FIFO<br>FI in the<br>enabled.<br>sserted | R/W            | 00000 |

Table 4-15: FIFO X Status/Control Register (Offset 0x198 ...)



### 4.2.14 FIFO Interrupt Status Register

| Bit | Symbol  | Description                                                                                                           | Access | Reset<br>Value |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31  | IRQFI32 | FIFO X interrupt                                                                                                      | R      | 0              |
| 30  | IRQFI31 | There is a FIFO X interrupt bit for every FIFO signalising                                                            | R      | 0              |
| 29  | IRQFI30 | has fallen below the FIFO limit, set in FIFO X                                                                        | R      | 0              |
| 28  | IRQFI29 | Status/Control register or that there are no more                                                                     | R      | 0              |
| 27  | IRQFI28 | empty)                                                                                                                | R      | 0              |
| 26  | IRQFI27 | FIFO Interrupt has to be enabled in FIFO Interrupt Enable                                                             | R      | 0              |
| 25  | IRQFI26 | Register for the FIFO X interrupt bit to be set.                                                                      | R      | 0              |
| 24  | IRQFI25 | A FIFO X interrupt will automatically set the FIFO Interrupt<br>bit in the Interrupt Status Register and assert a PCI | R      | 0              |
| 23  | IRQFI24 | interrupt if the Master Interrupt Enable bit is set.                                                                  | R      | 0              |
| 22  | IRQFI23 | The FIFO X interrupt bit is automatically cleared if the                                                              | R      | 0              |
| 21  | IRQFI22 | corresponding FIFO X Status/Control Register.                                                                         | R      | 0              |
| 20  | IRQFI21 | See FIFO X Status/Control Register for the reason of the                                                              | R      | 0              |
| 19  | IRQFI20 | interrupt.                                                                                                            | R      | 0              |
| 18  | IRQFI19 | See FIFO Interrupt Enable Register for interrupt                                                                      | R      | 0              |
| 17  | IRQFI18 |                                                                                                                       | R      | 0              |
| 16  | IRQFI17 |                                                                                                                       | R      | 0              |
| 15  | IRQFI16 |                                                                                                                       | R      | 0              |
| 14  | IRQFI15 |                                                                                                                       | R      | 0              |
| 13  | IRQFI14 |                                                                                                                       | R      | 0              |
| 12  | IRQFI13 |                                                                                                                       | R      | 0              |
| 11  | IRQFI12 |                                                                                                                       | R      | 0              |
| 10  | IRQFI11 |                                                                                                                       | R      | 0              |
| 9   | IRQFI10 |                                                                                                                       | R      | 0              |
| 8   | IRQF19  |                                                                                                                       | R      | 0              |
| 7   | IRQFI8  |                                                                                                                       | R      | 0              |
| 6   | IRQFI7  |                                                                                                                       | R      | 0              |
| 5   | IRQFI6  |                                                                                                                       | R      | 0              |
| 4   | IRQFI5  |                                                                                                                       | R      | 0              |
| 3   | IRQFI4  |                                                                                                                       | R      | 0              |
| 2   | IRQFI3  |                                                                                                                       | R      | 0              |
| 1   | IRQFI2  |                                                                                                                       | R      | 0              |
| 0   | IRQFI1  |                                                                                                                       | R      | 0              |

Table 4-16: FIFO Interrupt Status Register (Offset 0x218)



### 4.2.15 FIFO Interrupt Enable Register

| Bit | Symbol    | Description                                                                                                      | Access | Reset<br>Value |
|-----|-----------|------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31  | IRQFIEN32 | FIFO Interrupt enable                                                                                            | R/W    | 0              |
| 30  | IRQFIEN31 | Enables FIFO interrupts when set. Disables FIFO                                                                  | R/W    | 0              |
| 29  | IRQFIEN30 | interrupts when clear. Disabling can be useful if F-Mode shall be used to realize a static waveform generator to | R/W    | 0              |
| 28  | IRQFIEN29 | output a waveform periodically. For applications like that,                                                      | R/W    | 0              |
| 27  | IRQFIEN28 | the STOP bit in the corresponding FIFO X Status/Control<br>Register must not be set.                             | R/W    | 0              |
| 26  | IRQFIEN27 |                                                                                                                  | R/W    | 0              |
| 25  | IRQFIEN26 | (Should be disabled if the corresponding Q-DACs are                                                              | R/W    | 0              |
| 24  | IRQFIEN25 | running in I-Mode, M-Mode and T-Mode)                                                                            | R/W    | 0              |
| 23  | IRQFIEN24 | See interrupt Status Register for details.                                                                       | R/W    | 0              |
| 22  | IRQFIEN23 |                                                                                                                  | R/W    | 0              |
| 21  | IRQFIEN22 |                                                                                                                  | R/W    | 0              |
| 20  | IRQFIEN21 |                                                                                                                  | R/W    | 0              |
| 19  | IRQFIEN20 |                                                                                                                  | R/W    | 0              |
| 18  | IRQFIEN19 |                                                                                                                  | R/W    | 0              |
| 17  | IRQFIEN18 |                                                                                                                  | R/W    | 0              |
| 16  | IRQFIEN17 |                                                                                                                  | R/W    | 0              |
| 15  | IRQFIEN16 |                                                                                                                  | R/W    | 0              |
| 14  | IRQFIEN15 |                                                                                                                  | R/W    | 0              |
| 13  | IRQFIEN14 |                                                                                                                  | R/W    | 0              |
| 12  | IRQFIEN13 |                                                                                                                  | R/W    | 0              |
| 11  | IRQFIEN12 |                                                                                                                  | R/W    | 0              |
| 10  | IRQFIEN11 |                                                                                                                  | R/W    | 0              |
| 9   | IRQFIEN10 |                                                                                                                  | R/W    | 0              |
| 8   | IRQFIEN9  |                                                                                                                  | R/W    | 0              |
| 7   | IRQFIEN8  |                                                                                                                  | R/W    | 0              |
| 6   | IRQFIEN7  |                                                                                                                  | R/W    | 0              |
| 5   | IRQFIEN6  |                                                                                                                  | R/W    | 0              |
| 4   | IRQFIEN5  |                                                                                                                  | R/W    | 0              |
| 3   | IRQFIEN4  |                                                                                                                  | R/W    | 0              |
| 2   | IRQFIEN3  |                                                                                                                  | R/W    | 0              |
| 1   | IRQFIEN2  |                                                                                                                  | R/W    | 0              |
| 0   | IRQFIEN1  |                                                                                                                  | R/W    | 0              |

Table 4-17: FIFO Interrupt Enable Register (Offset 0x21C)



## 4.3 I/M/T-Space (64 Byte)

#### PCI Base Address: PCI9030 PCI Base Address 3 (Offset 0x1C in PCI Configuration Space).

The I/M/T-Space provides a 16 bit address location for each of the D/A channels and is used for passing D/A Channel data in I-Mode, M-Mode and T-Mode.

The I/M/T-Space is the interface to a 32 x 16 bit wide distributed RAM inside the FPGA. 16 bit or 32 bit transfer sizes may be used.

If a Q-DAC is operating in F-Mode, writes to the I/M/T-Space of the specific 4 channels are not allowed because then they have to be written to one of the corresponding F-Space addresses.

D/A Channels 1 to 4 belong to Q-DAC 1, D/A Channels 5 to 8 belong to Q-DAC 2, and so on.

For I-Mode or M-Mode: If data is written to the I/M/T-Space, the data is transferred to the appropriate Q-DAC (via the Q-DAC serial interface) as soon as possible. Data may be written to the I/M/T-Space while a Q-DAC data transfer is in progress. E.g. data for D/A channels 3 & 4 may be written to the I/M/T-Space while the data for D/A channel 1 is actually being transferred to the Q-DAC and thus the Q-DAC Busy Bit is set in the Global Status Register.

The I/M/T-Space is double buffered. The data is stored in an internal buffer while the DACs are loaded, so that the I/M/T-Space is instantly available for new data after a load command.

16 bit or 32 bit transfer size must be used for accessing the I/M/T-Space.

To optimize data throughput, this space allows 32 bit accesses, which target two subsequent 16 bit words (D/A Channels) (note that the TPMC554 local spaces are set to Big Endian mode).

The I/M/T-Space is readable, but the read values are just showing the value of the previous write to the I/M/T-Space location (they are not read-back from the Q-DAC internal data registers).

| Offset to PCI<br>Base Address 3 | Description        | Q-DAC   | Q-DAC<br>internal<br>Channel | Size<br>(Bit) |
|---------------------------------|--------------------|---------|------------------------------|---------------|
| 0x00                            | D/A Channel 1 Data |         | А                            | 16            |
| 0x02                            | D/A Channel 2 Data |         | В                            | 16            |
| 0x04                            | D/A Channel 3 Data | Q-DAC I | С                            | 16            |
| 0x06                            | D/A Channel 4 Data |         | D                            | 16            |
| 0x08                            | D/A Channel 5 Data |         | А                            | 16            |
| 0x0A                            | D/A Channel 6 Data |         | В                            | 16            |
| 0x0C                            | D/A Channel 7 Data | Q-DAC Z | С                            | 16            |
| 0x0E                            | D/A Channel 8 Data |         | D                            | 16            |



| Offset to PCI<br>Base Address 3 | Description         | Q-DAC   | Q-DAC<br>internal<br>Channel | Size<br>(Bit) |
|---------------------------------|---------------------|---------|------------------------------|---------------|
| 0x10                            | D/A Channel 9 Data  |         | А                            | 16            |
| 0x12                            | D/A Channel 10 Data | Q-DAC 3 | В                            | 16            |
| 0x14                            | D/A Channel 11 Data | Q-DAC 3 | С                            | 16            |
| 0x16                            | D/A Channel 12 Data |         | D                            | 16            |
| 0x18                            | D/A Channel 13 Data |         | А                            | 16            |
| 0x1A                            | D/A Channel 14 Data | Q-DAC 4 | В                            | 16            |
| 0x1C                            | D/A Channel 15 Data |         | С                            | 16            |
| 0x1E                            | D/A Channel 16 Data |         | D                            | 16            |
| 0x20                            | D/A Channel 17 Data |         | А                            | 16            |
| 0x22                            | D/A Channel 18 Data | Q-DAC 5 | В                            | 16            |
| 0x24                            | D/A Channel 19 Data |         | С                            | 16            |
| 0x26                            | D/A Channel 20 Data |         | D                            | 16            |
| 0x28                            | D/A Channel 21 Data |         | А                            | 16            |
| 0x2A                            | D/A Channel 22 Data |         | В                            | 16            |
| 0x2C                            | D/A Channel 23 Data | Q-DAC 0 | С                            | 16            |
| 0x2E                            | D/A Channel 24 Data |         | D                            | 16            |
| 0x30                            | D/A Channel 25 Data |         | А                            | 16            |
| 0x32                            | D/A Channel 26 Data |         | В                            | 16            |
| 0x34                            | D/A Channel 27 Data | Q-DAC I | С                            | 16            |
| 0x36                            | D/A Channel 28 Data |         | D                            | 16            |
| 0x38                            | D/A Channel 29 Data |         | А                            | 16            |
| 0x3A                            | D/A Channel 30 Data |         | В                            | 16            |
| 0x3C                            | D/A Channel 31 Data | Q-DAC 0 | С                            | 16            |
| 0x3E                            | D/A Channel 32 Data |         | D                            | 16            |

Table 4-18: I/M/T-Space Address Map



## 4.4 Correction-Data-Space (1024 Byte)

PCI Base Address: PCI9030 PCI Base Address 4 (Offset 0x20 in PCI Configuration Space).

The correction data values are determined at factory and are stored in this read-only space.

There is an Offset Correction value and a Gain Correction value for each D/A Channel at each voltage range.

16 bit or 32 bit transfer size must be used for accessing the Correction-Data-Space.

The correction data is read only.

See the Programming Hints chapter for data correction formulas.

The correction data is loaded from a serial EEPROM after power-up or PCI reset and is available approx. 8 ms after PCI reset.

The correction factors are stored consecutively in 16 bit values, in order of the D/A Channels 1-32, starting with D/A Channel 1.

| Offset to PCI Base<br>Address 4 | Description            | D/A Channel | Voltage Range |
|---------------------------------|------------------------|-------------|---------------|
| 0x000                           | Offset <sub>corr</sub> | 1           | 0V +5V        |
| 0x002                           | Offset <sub>corr</sub> | 2           | 0V +5V        |
|                                 |                        |             |               |
| 0x03E                           | Offset <sub>corr</sub> | 32          | 0V +5V        |
| 0x040                           | Gain <sub>corr</sub>   | 1           | 0V +5V        |
| 0x042                           | Gain <sub>corr</sub>   | 2           | 0V +5V        |
|                                 |                        |             |               |
| 0x07E                           | Gain <sub>corr</sub>   | 32          | 0V +5V        |
| 0x080                           | Offset <sub>corr</sub> | 1           | 0V +10V       |
| 0x082                           | Offset <sub>corr</sub> | 2           | 0V +10V       |
|                                 |                        |             |               |
| 0x0BE                           | Offset <sub>corr</sub> | 32          | 0V +10V       |
| 0x0C0                           | Gain <sub>corr</sub>   | 1           | 0V +10V       |
| 0x0C2                           | Gain <sub>corr</sub>   | 2           | 0V +10V       |
|                                 |                        |             |               |
| 0x0FE                           | Gain <sub>corr</sub>   | 32          | 0V +10V       |



| Offset to PCI Base<br>Address 4 | Description            | D/A Channel | Voltage Range |
|---------------------------------|------------------------|-------------|---------------|
| 0x100                           | Offset <sub>corr</sub> | 1           | 0V +10.8V     |
| 0x102                           | Offset <sub>corr</sub> | 2           | 0V +10.8V     |
|                                 |                        |             |               |
| 0x13E                           | Offset <sub>corr</sub> | 32          | 0V +10.8V     |
| 0x140                           | Gain <sub>corr</sub>   | 1           | 0V +10.8V     |
| 0x142                           | Gain <sub>corr</sub>   | 2           | 0V +10.8V     |
|                                 |                        |             |               |
| 0x17E                           | Gain <sub>corr</sub>   | 32          | 0V +10.8V     |
| 0x180                           | Offset <sub>corr</sub> | 1           | ±5V           |
| 0x182                           | Offset <sub>corr</sub> | 2           | ±5V           |
|                                 |                        |             |               |
| 0x1BE                           | Offset <sub>corr</sub> | 32          | ±5V           |
| 0x1C0                           | Gain <sub>corr</sub>   | 1           | ±5V           |
| 0x1C2                           | Gain <sub>corr</sub>   | 2           | ±5V           |
|                                 |                        |             |               |
| 0x1FE                           | Gain <sub>corr</sub>   | 32          | ±5V           |
| 0x200                           | Offset <sub>corr</sub> | 1           | ±10V          |
| 0x202                           | Offset <sub>corr</sub> | 2           | ±10V          |
|                                 |                        |             |               |
| 0x23E                           | Offset <sub>corr</sub> | 32          | ±10V          |
| 0x240                           | Gain <sub>corr</sub>   | 1           | ±10V          |
| 0x242                           | Gain <sub>corr</sub>   | 2           | ±10V          |
|                                 |                        |             |               |
| 0x27E                           | Gain <sub>corr</sub>   | 32          | ±10V          |
| 0x280                           | Offset <sub>corr</sub> | 1           | ±10.8V        |
| 0x282                           | Offset <sub>corr</sub> | 2           | ±10.8V        |
|                                 |                        |             |               |
| 0x2BE                           | Offset <sub>corr</sub> | 32          | ±10.8V        |
| 0x2C0                           | Gain <sub>corr</sub>   | 1           | ±10.8V        |
| 0x2C2                           | Gain <sub>corr</sub>   | 2           | ±10.8V        |
|                                 |                        |             |               |
| 0x2FE                           | Gain <sub>corr</sub>   | 32          | ±10.8V        |

Table 4-19: Correction-Data-Space Address Map



## 4.5 **F-Space (8192 Byte)**

PCI Base Address: PCI9030 PCI Base Address 5 (Offset 0x24 in PCI Configuration Space).

Every channel has its own FIFO.

The 4 FIFOs of a Q-DAC can be activated by selecting F-Mode for the desired Q-DAC and setting the FIFO enable bit in the FIFO X Status/Control Registers. This has the consequence that F-Space has to be used to transfer data and fill the FIFOs.

The FIFOs can be deactivated by selecting one of the other modes in "Q-DAC X Control Register". When the distributed RAM shall be the data source, I/M/T-Space must be used. In addition to that the FIFOs have to be disabled by clearing the FIFO enable bit in the FIFO X Status/Control Registers.

F-Space is a  $32 \times 128 \times 16$  bit wide write-only interface to write DAC Data into the next free corresponding memory location in the SRAM (i. e. the FIFO write pointer position). Each of the 32 channels has its own 128 x 16 bit wide address space.

The concept of providing a 128 x 16 bit address space for every channel also allows bursting data into the FIFOs.

The addresses of the F-Space do not represent the actual addresses inside the SRAM, thus it does not matter which address of the  $128 \times 16$  bit address space is used because the internal logic will write the values in order of their appearance into the FIFO and increment the FIFO write pointer.

Example: Any data written to an address between 0x100 and 0x1FE will be written to the address of the FIFO 2 write pointer filling the FIFO of DAC channel 2 which could have any size depending on the distance between FIFO 2 Start Address and FIFO 2 End Address which was set by the user.

| Offset to PCI<br>Base Address 5 | Description             | Size<br>(Bit) |
|---------------------------------|-------------------------|---------------|
| 0x <b>00</b> 00                 | Channel 1 FIFO DAC Data | 16            |
| 0x <b>00</b> 02                 | Channel 1 FIFO DAC Data | 16            |
| 0x <b>00</b> 04                 | Channel 1 FIFO DAC Data | 16            |
|                                 |                         |               |
| 0x <b>00</b> FE                 | Channel 1 FIFO DAC Data | 16            |
| 0x <b>01</b> 00                 | Channel 2 FIFO DAC Data | 16            |
| 0x <b>01</b> 02                 | Channel 2 FIFO DAC Data | 16            |
| 0x <b>01</b> 04                 | Channel 2 FIFO DAC Data | 16            |
|                                 |                         |               |
| 0x <b>01</b> FE                 | Channel 2 FIFO DAC Data | 16            |

DAC channels 1 to 4 belong to Q-DAC 1, DAC channels 5 to 8 belong to Q-DAC 2, and so on.



| 0x <b>02</b> 00 | Channel 3 FIFO DAC Data         | 16 |
|-----------------|---------------------------------|----|
|                 |                                 |    |
|                 |                                 |    |
|                 |                                 |    |
| 0x <b>1F</b> 00 | Channel <b>32</b> FIFO DAC Data | 16 |
| 0x <b>1F</b> 02 | Channel 32 FIFO DAC Data        | 16 |
| 0x <b>1F</b> 04 | Channel 32 FIFO DAC Data        | 16 |
|                 |                                 |    |
| 0x <b>1F</b> FE | Channel 32 FIFO DAC Data        | 16 |

Table 4-20: F-Space Address Map

To optimize the data throughput, this space allows 32 bit accesses, which targets two subsequent 16 bit words to write two DAC data words at a time and increment the write pointer two times.

The SRAM can be partitioned freely. Each DAC channel has a "FIFO X Start Address Register" and a "FIFO X End Address Register". These registers can be used to assign a partition of the SRAM to the channel. Since there are no checks of these register values against those of other channels, the partitions of channels can overlap. In this way channels can share and use the same data, e. g. a waveform table.



## 5 PCI9030 Target Chip

## 5.1 PCI Configuration Registers (PCR)

### 5.1.1 PCI9030 Header

| PCI CFG<br>Register | Write '0' to all u                           | nused (Reserved                  | PCI<br>writeable     | Initial Values<br>(Hex Values) |          |             |
|---------------------|----------------------------------------------|----------------------------------|----------------------|--------------------------------|----------|-------------|
| Address             | 31 24                                        | 23 16                            | 15 8                 | 7 0                            |          |             |
| 0x00                | Devi                                         | ce ID                            | Vend                 | dor ID                         | Ν        | 022A 1498   |
| 0x04                | Sta                                          | atus                             | Com                  | mand                           | Y        | 0280 0000   |
| 0x08                |                                              | Class Code                       |                      | Revision ID                    | Ν        | 118000 00   |
| 0x0C                | BIST                                         | Header Type                      | PCI Latency<br>Timer | Cache Line<br>Size             | Y[7:0]   | 00 00 00 00 |
| 0x10                | PCI Base                                     | Address 0 for ME                 | M Mapped Config.     | Registers                      | Y        | FFFFF80     |
| 0x14                | PCI Base                                     | e Address 1 for I/C              | Mapped Config.       | Registers                      | Y        | FFFFF81     |
| 0x18                | PCI Base Address 2 for Local Address Space 0 |                                  |                      | Y                              | FFFFFC00 |             |
| 0x1C                | PCI Base Address 3 for Local Address Space 1 |                                  |                      |                                | Y        | FFFFFC0     |
| 0x20                | PCI Base Address 4 for Local Address Space 2 |                                  |                      |                                | Y        | FFFFFC00    |
| 0x24                | PCI Base Address 5 for Local Address Space 3 |                                  |                      | Y                              | FFFFE000 |             |
| 0x28                | PCI CardBus Information Structure Pointer    |                                  |                      |                                | Ν        | 0000000     |
| 0x2C                | Subsys                                       | Subsystem ID Subsystem Vendor ID |                      |                                | N        | s.b. 1498   |
| 0x30                | PCI                                          | Base Address for                 | Local Expansion F    | ROM                            | Y        | 0000000     |
| 0x34                |                                              | Reserved                         |                      | New Cap. Ptr.                  | Ν        | 000000 40   |
| 0x38                |                                              | Rese                             | erved                |                                | N        | 00000000    |
| 0x3C                | Max_Lat                                      | Min_Gnt                          | Interrupt Pin        | Interrupt Line                 | Y[7:0]   | 00 00 01 00 |
| 0x40                | PM                                           | PM Cap.                          |                      | PM Cap. ID                     | N        | 4801 48 01  |
| 0x44                | PM Data                                      | PM CSR EXT                       | PM                   | CSR                            | Y        | 00 00 0000  |
| 0x48                | Reserved                                     | HS CSR                           | HS Nxt Cap.          | HS Cap. ID                     | Y[23:16] | 00 00 4C 06 |
| 0x4C                | VPD A                                        | ddress                           | VPD Nxt Cap.         | VPD Cap. ID                    | Y[31:16] | 0000 00 03  |
| 0x50                |                                              | VPD                              | Data                 |                                | Y        | 00000000    |

Table 5-1 : PCI9030 Header

Subsystem-ID: TPMC554-10R (32 Channels of 16 bit D/A) = 0x000A

TPMC554-11R (16 Channels of 16 bit D/A) = 0x000B



## 5.2 Local Configuration Register (LCR)

After reset, the PCI9030 Local Configuration Registers are loaded from the on board serial configuration EEPROM (M93C56).

The PCI base address for the PCI9030 Local Configuration Registers is PCI9030 PCI Base Address 0 (PCI Memory Space) (Offset 0x10 in the PCI9030 PCI Configuration Register Space) or PCI9030 PCI Base Address 1 (PCI I/O Space) (Offset 0x14 in the PCI9030 PCI Configuration Register Space).

#### Do not change hardware dependent bit settings in the PCI9030 Local Configuration Registers.

| Offset from PCI<br>Base Address | Register                                                                  | Value      |
|---------------------------------|---------------------------------------------------------------------------|------------|
| 0x00                            | Local Address Space 0 Range                                               | 0xFFFFFC00 |
| 0x04                            | Local Address Space 1 Range                                               | 0xFFFFFFC0 |
| 0x08                            | Local Address Space 2 Range                                               | 0xFFFFFC00 |
| 0x0C                            | Local Address Space 3 Range                                               | 0xFFFFE000 |
| 0x10                            | Expansion ROM Range                                                       | 0x00000000 |
| 0x14                            | Local Address Space 0 Local Base Address (Remap)                          | 0x0000001  |
| 0x18                            | Local Address Space 1 Local Base Address (Remap)                          | 0x01000001 |
| 0x1C                            | Local Address Space 2 Local Base Address (Remap)                          | 0x02000001 |
| 0x20                            | Local Address Space 3 Local Base Address (Remap)                          | 0x03000001 |
| 0x24                            | Expansion ROM Local Base Address (Remap)                                  | 0x00000000 |
| 0x28                            | Local Address Space 0 Bus Region Descriptor                               | 0xD180A0E0 |
| 0x2C                            | Local Address Space 1 Bus Region Descriptor                               | 0xD180A0E0 |
| 0x30                            | Local Address Space 2 Bus Region Descriptor                               | 0xD180A0E0 |
| 0x34                            | Local Address Space 3 Bus Region Descriptor                               | 0x01802022 |
| 0x38                            | Expansion ROM Bus Region Descriptor                                       | 0x00000000 |
| 0x3C                            | Chip Select 0 Base Address                                                | 0x00000201 |
| 0x40                            | Chip Select 1 Base Address                                                | 0x01000021 |
| 0x44                            | Chip Select 2 Base Address                                                | 0x02000201 |
| 0x48                            | Chip Select 3 Base Address                                                | 0x03001001 |
| 0x4C                            | Interrupt Control/Status                                                  | 0x0041     |
| 0x4E                            | Serial EEPROM Write-Protected Address Boundary                            | 0x0030     |
| 0x50                            | PCI Target Response, Serial EEPROM Control, and<br>Initialization Control | 0x00780000 |
| 0x54                            | General Purpose I/O Control                                               | 0x00392270 |
| 0x70                            | Hidden1 Register for Power Management Data Select                         | 0x00000000 |
| 0x74                            | Hidden 2 Register for Power Management Data Scale                         | 0x0000000  |

Table 5-2 : PCI9030 Local Configuration Registers



## 5.3 Configuration EEPROM

After power-on or PCI reset, the PCI9030 loads initial configuration register data from the on board configuration EEPROM (M93C56).

The configuration EEPROM contains the following configuration data:

- Address 0x00 to 0x27 : PCI9030 PCI Configuration Register Values
- Address 0x28 to 0x87 : PCI9030 Local Configuration Register Values
- Address 0x88 to 0xFF : Reserved

See the PCI9030 Manual for more information.

| Address | Offset |        |        |        |        |        |        |        |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
|         | 0x00   | 0x02   | 0x04   | 0x06   | 0x08   | 0x0A   | 0x0C   | 0x0E   |
| 0x00    | 0x022A | 0x1498 | 0x0280 | 0x0000 | 0x1180 | 0x0000 | s.b.   | 0x1498 |
| 0x10    | 0x0000 | 0x0040 | 0x0000 | 0x0100 | 0x4801 | 0x4801 | 0x0000 | 0x0000 |
| 0x20    | 0x0000 | 0x0006 | 0x0000 | 0x0003 | 0x0FFF | 0xFC00 | 0x0FFF | 0xFFC0 |
| 0x30    | 0x0FFF | 0xFC00 | 0x0FFF | 0xE000 | 0x0000 | 0x0000 | 0x0000 | 0x0001 |
| 0x40    | 0x0100 | 0x0001 | 0x0200 | 0x0001 | 0x0300 | 0x0001 | 0x0000 | 0x0000 |
| 0x50    | 0xD180 | 0xA0E0 | 0xD180 | 0xA0E0 | 0xD180 | 0xA0E0 | 0x0180 | 0x2022 |
| 0x60    | 0x0000 | 0x0000 | 0x0000 | 0x0201 | 0x0100 | 0x0021 | 0x0200 | 0x0201 |
| 0x70    | 0x0300 | 0x1001 | 0x0030 | 0x0041 | 0x0078 | 0x0000 | 0x0039 | 0x2270 |
| 0x80    | 0x0000 | 0x0000 | 0x0000 | 0x0000 | 0xFFFF | 0xFFFF | 0xFFFF | 0xFFFF |
| 0x90    | 0xFFFF |
| 0xA0    | 0xFFFF |
| 0xB0    | 0xFFFF |
| 0xC0    | 0xFFFF |
| 0xD0    | 0xFFFF |
| 0xE0    | 0xFFFF |
| 0xF0    | 0xFFFF |

Table 5-3 : Configuration EEPROM TPMC554-1x

Subsystem-ID Value (Offset 0x0C): TPMC554-10R 0x000A TPMC554-11R 0x000B



## **5.4 Local Software Reset**

The PCI9030 Local Reset Output LRESETo# is used to reset the on board local logic.

The PCI9030 local reset is active during PCI reset or if the PCI Adapter Software Reset bit is set in the PCI9030 local configuration register CNTRL (offset 0x50).

#### CNTRL[30] PCI Adapter Software Reset:

Value of '1' resets the PCI9030 and issues a reset to the Local Bus (LRESETo# asserted). The PCI9030 remains in this reset condition until the PCI Host clears this bit. The contents of the PCI9030 PCI and Local Configuration Registers are not reset. The PCI9030 PCI Interface is not reset.



## 6 **Functional Description**

## 6.1 Q-DAC Configuration

Each Q-DAC must be configured before usage, right after power-up or reset. See the Q-DAC X Configuration Register for Q-DAC configuration options.

A Q-DAC is being configured by a write to the appropriate Q-DAC X Configuration Register (there is a Q-DAC Configuration Register for each Q-DAC) while the Q-DAC Busy bit in the Global Status Register is clear. Writes to a Q-DAC X Configuration Registers are ignored when the Q-DAC Busy bit is set for this Q-DAC.

When the Q-DAC configuration is started, the Q-DAC Busy bit in the Global Status Register is set and the Q-DAC configuration is transferred to the Q-DAC internal configuration registers via the Q-DAC serial interface.

Check the Q-DAC Busy bits in the Global Status Register to determine when a certain Q-DAC configuration is done.

Steps for Q-DAC configuration:

- Check the Q-DAC Busy bit(s) is (are) clear in the Global Status Register
- Write the Q-DAC configuration setup to the Q-DAC X Configuration Register(s)
- Wait until the Q-DAC Busy bit(s) is (are) clear in the Global Status Register
- Check the Q-DAC X Status Register(s) (e.g. check that all Q-DAC internal DACs are powered-up, etc.)



## 6.2 Q-DAC Modes

Each Q-DAC (i.e. a group of four D/A channels) can be set to I-Mode, M-Mode, F-Mode or T-Mode operation. The Q-DAC mode is set in the Q-DAC X Control Register.

Each Q-DAC can be set individually which allows a wide field of application.

The Q-DAC mode should be setup soon after Q-DAC configuration and before any other Q-DAC action.

The Q-DAC Busy bit in the Global Status Register shall be checked to be clear before the Q-DAC mode is altered from the default I-Mode.

I-Mode allows an individual update of each of the 32 DAC channels. M-Mode, F-Mode and T-Mode allow a simultaneous update of multiple channels.

In I-Mode, M-Mode and T-Mode the DAC channels receive their data from the 32 x16 bit distributed RAM inside the FPGA which is filled via the I/M/T-Space.

In F-Mode the DACs receive their data from the 2 M x 16 bit external SRAM which is filled via the F-Space. The FIFOs for the channels can be adjusted freely. The FIFO X Start Address Register and FIFO X End Address Register can be used to assign a specific address range of the SRAM to a channel FIFO. F-Mode is used to output signals that are known in advance or to periodically output waveforms.

### 6.2.1 Summary Table

| Mode   | Data Source | DAC Load                                   | IRQs                                                   |
|--------|-------------|--------------------------------------------|--------------------------------------------------------|
| I-Mode |             | Instantly after a write to the I/M/T-Space | Q-DAC Alert IRQ (IRQAL)                                |
| M-Mode | I/M/T-Space | Load Register                              | Q-DAC Alert IRQ (IRQAL)<br>Q-DAC Load IRQ (IRQLD)      |
| T-Mode |             | Sequencer Timer                            | Q-DAC Alert IRQ (IRQAL)<br>Q-DAC Sequencer IRQ (IRQSE) |
| F-Mode | F-Space     | Sequencer Timer                            | Q-DAC Alert IRQ (IRQAL)<br>Q-DAC FIFO IRQ (IRQFI)      |

Table 6-1 : Q-DAC Mode Summary Table

The column "Data Source" shows, to what local address space voltage values have to be written, to make sure that these values are converted. "DAC Load" explains what causes the DAC channels to be updated and "IRQs" shows which IRQs can be used in the different modes.



### 6.2.2 I-Mode (Instant Mode)

A DAC channel is instantly updated when data was written to its storage location in the I/M/T-Space ("Individual DAC Updating").

This mode is ideal when single DAC channels need to be updated on an irregular base.

#### 6.2.2.1 Setting I-Mode

(It is assumed that the Q-DACs are already configured)

Instant Mode is the default Q-DAC mode after power-up or reset.

The following steps may be used if it is desired to set a Q-DAC back to I-Mode:

- Check the Q-DAC Busy bit is clear in the Global Status Register
- Set the Q-DAC Mode to I-Mode in the Q-DAC X Control Register

#### 6.2.2.2 Using I-Mode

Data written to the I/M/T-Space is transferred to the appropriate Q-DAC as soon as possible. The D/A channel analog output is automatically updated when the data has actually been transferred to the Q-DAC.

Each Q-DAC covers four D/A channels and provides a single serial interface.

If any D/A channel data is updated at a rate higher than 100 kHz, data may get lost (depends on what and how many D/A channels are used and whether the Q-DAC status is read; less than four D/A channels per Q-DAC without Q-DAC status read may be updated at a higher rate). The settling of an analog output takes up to 10us (100 kHz).

Max D/A channel data update rate without data loss (without Q-DAC status read):

$$\frac{1}{number \_ of \_ channels \_ used \times 1.4 \mu s}$$

*number* \_ *of* \_ *channels* \_ *used* = 1 to 4

Max. D/A channel data update rate without data loss (with Q-DAC status read):

$$\frac{1}{(number of channels used \times 1.4 \mu s) + 3.4 \mu s}$$

*number\_of\_channels\_used* = 1 to 4

Note, that for fastest D/A channel analog output update rate the used D/A channels should be spread over the various Q-DACs. E.g. when using D/A channels 1, 2, 3 & 4 the D/A channel data must be transferred to Q-DAC 1 one after the other and so the max D/A channel data update rate is 178 kHz. When using D/A channels 1, 5, 9 & 13, the data is transferred to the Q-DACs 1, 2, 3 & 4 at the same time and so the max D/A channel data update rate is 714 kHz. Note also that the analog output settling time for each D/A channel is 10us max (100 kHz).

Software may wait to see the Q-DAC busy bit clear in the Global Status Register before new data is written for a Q-DAC. Up to four D/A channels per Q-DAC could be updated then, using two 32 bit or four 16 bit writes to the appropriate I/M/T-Space locations.

There are no options for a simultaneous load (analog output update) between D/A channels or Q-DACs in this mode. Each D/A channel analog output is updated individually if the D/A channel data has been transferred to the Q-DAC.



### 6.2.3 M-Mode (Manual Mode)

The data is transferred from the I/M/T-Space to the Q-DACs. When a write command is issued in the Load Register the outputs are updated.

This mode is ideal when groups of DAC channels need to be updated on an irregular base.

#### 6.2.3.1 Setting M-Mode

(It is assumed that the Q-DACs are already configured)

The following steps should be used to set a Q-DAC to M-Mode:

- Check the Q-DAC Busy bit is clear in the Global Status Register
- Set the Q-DAC Mode to M-Mode in the Q-DAC X Control Register (along with the Global Load Mode bit if desired)

#### 6.2.3.2 Using M-Mode

Data written to the I/M/T-Space is transferred to the appropriate Q-DAC as soon as possible, but the Q-DAC analog outputs are not automatically updated when the data transfer is done.

Setting the Load bit in the Load Register logs a request for updating the Q-DAC analog outputs.

In **Standalone M-Mode**, the update of the Q-DAC analog outputs is delayed until all available D/A channel data has been transferred to the Q-DAC. The four D/A channel analog outputs of the Q-DAC are updated simultaneously.

In **Global Load M-Mode**, the update of the Q-DAC analog outputs is delayed until all available D/A channel data has been transferred to all the Q-DACs that are set to Global Load M-Mode. The D/A channel analog outputs of all Q-DACs in Global Load M-Mode are updated simultaneously.

See the Global Load Mode bit in the Q-DAC X Control Register description.

**Method A** (the load command is set during the data transfer):

- Check the Q-DAC Load bit is clear in the Load Register
- Write new D/A channel data to the I/M/T-Space (i.e. transfer new data to the Q-DAC)
- Set the Q-DAC Load bit in the Load Register (the Q-DAC load is delayed until all available data has been transferred to the Q-DAC)
- Wait until the Q-DAC Load bit is clear in the Load Register (i.e. wait until the Q-DAC analog outputs have been updated)
- Write new D/A channel data to the I/M/T-Space (i.e. transfer new data to the Q-DAC)
- and so on



Method B (data is transferred completely before the load command is set):

- Check the Q-DAC Busy bit is clear in the Global Status Register
- Write Q-DAC data to the I/M/T-Space (i.e. transfer new data to the Q-DAC)
- Wait until the Q-DAC Busy bit is clear in the Global Status Register (i.e. wait until all data has been transferred to the Q-DAC)
- Set the Q-DAC Load bit in the Load Register (quick Q-DAC load response, since the data has already been transferred to the Q-DAC before)
- Wait until the Q-DAC Busy bit is clear in the Global Status Register (i.e. wait until the Q-DAC analog outputs have been updated)
- Write Q-DAC data to the I/M/T-Space (i.e. transfer new data to the Q-DAC)
- and so on



### 6.2.4 F-Mode (FIFO Mode)

The data is transferred from the FIFOs to the DACs in intervals that are determined by the Q-DAC X Sequencer Timer Register.

This mode is ideal when groups of DAC channels or a single channel need to be updated on a regular base and the data is known in advance or a waveform shall be converted periodically.

#### 6.2.4.1 Preparing for F-Mode

(It is assumed that the Q-DACs are already configured)

- Setup the relevant FIFO X Start Address Register(s)
- Setup the relevant FIFO X End Address Register(s)
- Setup the relevant FIFO X Status/Control Register(s), remember to set the FIFO flush bit
- Set the Q-DAC X Sequencer Timer Register
- Check the Q-DAC Busy bit is clear in the Global Status Register
- Set the Q-DAC Mode to F-Mode in the Q-DAC X Control Register
- If an interrupt shall be initiated if the FIFO(s) is/are about to become empty: enable relevant FIFO interrupt(s) in the FIFO Interrupt Enable Register
- Write the first block(s) of DAC data to the F-Space

#### 6.2.4.2 Starting the Sequencer

If preparing for FIFO Mode is completed, the Sequencer for a Q-DAC is started by setting the Q-DAC Sequencer Start/Stop bit in the Global Control Register.

For a simultaneous D/A channel update between Q-DACs, the Q-DAC timers must be set to the same value and the Q-DAC sequencers must be started simultaneously with the same write access to the Global Control Register.

#### 6.2.4.3 Refilling the FIFO(s)

Polling Mode

- Poll the FIFO (almost) empty flag(s) in the relevant FIFO X Status/Control Register(s) until a bit is set
- Write new DAC data to the appropriate location in the F-Space
- Poll the FIFO (almost) empty flag(s) in the relevant FIFO X Status/Control Register(s) until a bit is set
- and so on



#### Interrupt Mode

Upon Interrupt: Check the Interrupt Status Register for FIFO interrupt.

Upon FIFO Interrupt:

- Check the FIFO Interrupt Status Register to determine which FIFO is responsible for the interrupt
- optional: Check the FIFO (almost) empty flag(s) in the relevant FIFO X Status/Control Register
- Disable the FIFO Interrupt in the FIFO Interrupt Enable Register
- Write new DAC data to the appropriate location in the F-Space. Either you carry out this task in the Interrupt Service Routine or you start a process outside the ISR to fill the FIFO
- Enable the FIFO Interrupt in the FIFO Interrupt Enable Register
- If the written data was not sufficient to fill the FIFO above the adjustable FIFO limit or another FIFO turned almost empty during the interrupt handling, the interrupt service routine will be called again immediately after returning

#### 6.2.4.4 Waveform generator

To use F-Mode to realize a static waveform generator which periodically outputs a static waveform, simply deactivate the FIFO interrupt in the FIFO Interrupt Enable Register, make sure that the STOP bit in the FIFO X Status/Control Register is not set and ignore the almost empty flag and the empty flag in the FIFO X Status/Control Register. The FIFO will turn "empty" because there are no more unconverted values in it but these values will be converted over and over again.

#### 6.2.4.5 Stopping the Sequencer

The Sequencer is stopped by clearing the Q-DAC Sequencer Start / Stop bit in the Global Control Register.

Any ongoing data transfer to the Q-DAC will continue and terminate normally. Check the Q-DAC Busy bit in the Global Status Register to determine when the Sequencer is actually stopped.

#### 6.2.4.6 Flushing a FIFO

To flush a FIFO (i. e. to reset write pointer and read pointer back to zero position) the according sequencer first has to be stopped. This is done by clearing the Q-DAC Sequencer Start / Stop bit in the Global Control Register. Then the FIFO Flush Bit has to be set in FIFO X Status/Control Register. After that new DAC Data can be written to the F-Space and the sequencer can be restarted.

After changing the FIFO Start Address the FIFO has to be flushed to make sure that the pointers are at the appropriate start position.



### 6.2.5 T-Mode (Timer / Sequencer Mode)

The data is transferred from the I/M/T-Space to the Q-DACs in intervals that are determined by the Q-DAC X Sequencer Timer Register.

This mode is ideal when groups of DAC channels need to be updated on a regular base.

#### 6.2.5.1 Preparing for T-Mode

(It is assumed that the Q-DACs are already configured)

- Set the Q-DAC X Sequencer Timer Register
- Check the Q-DAC Busy bit is clear in the Global Status Register
- Set the Q-DAC Mode to T-Mode in the Q-DAC X Control Register
- For interrupt controlled sequencer serving only: enable Q-DAC sequencer interrupt in the Q-DAC X Control Register
- Write the Q-DAC data for the first sequence to the I/M/T-Space

#### 6.2.5.2 Starting the Sequencer

If preparing for Timer / Sequencer Mode is completed, the Sequencer for a Q-DAC is started by setting the Q-DAC Sequencer Start/Stop bit in the Global Control Register.

For a simultaneous D/A channel update between Q-DACs, the Q-DAC timers must be set to the same value and the Q-DAC sequencers must be started simultaneously with the same write access to the Global Control Register.

#### 6.2.5.3 Serving the Sequencer

Polling Mode

- Poll the Q-DAC Sequencer Data Request bit in the Global Status Register until the bit is set
- The Q-DAC Sequencer Underflow bit in the Global Status Register may be checked then
- Write new Q-DAC data to the I/M/T-Space
- Clear the Q-DAC Sequencer Data Request bit in the Global Status Register
- Poll the Q-DAC Sequencer Data Request bit in the Global Status Register until the bit is set
- and so on



#### Interrupt Mode

Upon Interrupt: Check the Interrupt Status Register for Q-DAC sequencer interrupt.

Upon Sequencer Interrupt:

- Check the Q-DAC Sequencer Data Request bit and the Q-DAC Sequencer Underflow bit in the Global Status Register
- Write the Q-DAC data for the next sequence to the appropriate location in the I/M/T-Space (if the data for a D/A channel has not changed, it does not need to be written again).
- Clear the Q-DAC Sequencer Data Request bit in the Global Status Register
- Clear the Q-DAC Sequencer Interrupt bit in the Interrupt Status Register

#### 6.2.5.4 Stopping the Sequencer

The Sequencer is stopped by clearing the Q-DAC Sequencer Start / Stop bit in the Global Control Register.

Any ongoing data transfer to the Q-DAC will continue and terminate normally. Check the Q-DAC Busy bit in the Global Status Register to determine when the Sequencer is actually stopped.



## 6.3 Q-DAC Status

The Q-DAC devices used provide an internal status register that can be read from the Q-DACs. See the Q-DAC X Status Register for details.

In case of a thermal problem or an overcurrent condition an interrupt is generated if enabled. Thus any errors are quickly detected and reported.

### 6.3.1 Manual Status Read

Manual Q-DAC status read is supported for I-Mode and M-Mode (not supported for F-Mode and T-Mode).

In I-Mode and M-Mode, setting the Read Status Register bit in the Q-DAC X Control Register logs a request for reading the status of the Q-DAC device.

When the status read request is logged, the Status Valid bit in the Q-DAC X Status Register is cleared. The Status Valid bit in the Q-DAC X Status Register is automatically set again when the Q-DAC status read is done and the Q-DAC X Status Register has been updated.

If there is any Q-DAC data transfer in progress, the Q-DAC status read is delayed until the current Q-DAC data transfer is done. If the Q-DAC is actually waiting for a global simultaneous load in Global Load M-Mode, the Q-DAC status read is delayed until the global simultaneous load is done.

### 6.3.2 Automatic Status Read

Automatic Q-DAC status read is supported for I-Mode, M-Mode, F-Mode and T-Mode.

Automatic Q-DAC status read is enabled in the Q-DAC X Control Register.

In I-Mode and M-Mode, a request for reading the Q-DAC status is logged every time the Q-DAC Auto Status Timer expires (cyclic timer). See the Auto Status Timer Register for details.

If there is any Q-DAC data transfer in progress, the Q-DAC status read is delayed until the current Q-DAC data transfer is done. If the Q-DAC is actually waiting for a global simultaneous load in Global Load M-Mode, the Q-DAC status read is delayed until the global simultaneous load is done.

In F-Mode and T-Mode, there is one Q-DAC status update per sequence.



## 7 Programming Hints

## 7.1 DAC Output Coding

| Analog Output         | Bipolar Outpu | it, Twos Comple | ement Coding | Digital Input |
|-----------------------|---------------|-----------------|--------------|---------------|
| Output Range          | ±5V           | ±10V            | ±10.8V       |               |
| Least Significant Bit | 152.59µV      | 305.18µV        | 329.59µV     |               |
| +FSR                  | 4.999847V     | 9.999695V       | 10.79967V    | 0x7FFF        |
| +FSR - 1LSB           | 4.999695V     | 9.99939V        | 10.79934V    | 0x7FFE        |
| Midscale + 1LSB       | 152.59µV      | 305.18µV        | 329.59µV     | 0x0001        |
| Midscale              | 0V            | 0V              | 0V           | 0x0000        |
| Midscale - 1LSB       | -152.59µV     | -305.18µV       | -329.59µV    | 0xFFFF        |
| -FSR + 1LSB           | -4.999847V    | -9.999695V      | -10.79967V   | 0x8001        |
| -FSR                  | -5            | -10V            | -10.8V       | 0x8000        |

Table 7-1 : DAC Output Coding, Bipolar Output Range

| Analog Output         | Unipolar Out | put, Straight B | inary Coding | Digital Input |
|-----------------------|--------------|-----------------|--------------|---------------|
| Output Range          | +5V          | +10V            | +10.8V       |               |
| Least Significant Bit | 76.29µV      | 152.59µV        | 164.79µV     |               |
| FSR                   | 4.999924V    | 9.999847V       | 10.799835V   | 0xFFFF        |
| FSR - 1LSB            | 4.999847V    | 9.999695V       | 10.79967V    | 0xFFFE        |
| Midscale + 1LSB       | 2.500076V    | 5.000153V       | 5.400165V    | 0x8001        |
| Midscale              | 2.5V         | 5V              | 5.4V         | 0x8000        |
| Midscale - 1LSB       | 2.499924V    | 4.999847V       | 5.399835V    | 0x7FFF        |
| 0V + 1LSB             | 76.29µV      | 152.59µV        | 164.79µV     | 0x0001        |
| 0V                    | 0V           | 0V              | 0V           | 0x0000        |

Table 7-2 : DAC Output Coding, Unipolar Output Range

### 7.2 DAC Data Correction

There are two errors which affect the DC accuracy of the DACs.

- Offset Error: The difference between the ideal and actual DAC output with zero code as digital input.
- Gain Error: The difference between the ideal gain and the actual gain of the DAC.

The TPMC554 provides correction values for offset and gain for each D/A channel and voltage range.

The data correction values are obtained during factory calibration and are stored in the Correction-Data-Space.

Software may use the correction values in combination with the correction formulas given below to obtain the digital value that has to be written to the DAC to get the desired analog output value.



### 7.2.1 DAC Correction Formula

#### 7.2.1.1 Unipolar Output Voltage Ranges

The basic formula for correcting the DAC value is:

$$Data = Value \cdot \left(1 - \frac{Gain_{corr}}{262144}\right) - \frac{Offset_{corr}}{4}$$

Value is the digital DAC value that would have been used if the DAC was ideal.

*Data* is the corrected digital DAC value that must be written to the actual DAC.

*Gain<sub>corr</sub>* and *Offset<sub>corr</sub>* are the DAC correction values from the Correction-Data-Space. They are stored separately for each of the 32 DAC channels and each output voltage range mode.

The correction values are stored as two's complement 16 bit wide values in the range from -32768 to +32767. For higher accuracy they are scaled to  $\frac{1}{4}$  LSB.

#### 7.2.1.2 Bipolar Output Voltage Ranges

The basic formula for correcting the DAC value is:

$$Data = Value \cdot \left(1 - \frac{Gain_{corr}}{131072}\right) - \frac{Offset_{corr}}{4}$$

Value is the digital DAC value that would have been used if the DAC was ideal.

Data is the corrected digital DAC value that must be written to the actual DAC.

*Gain<sub>corr</sub>* and *Offset<sub>corr</sub>* are the DAC correction values from the Correction-Data-Space. They are stored separately for each of the 32 DAC channels and each output voltage range mode.

The correction values are stored as two's complement 16 bit wide values in the range from -32768 to +32767. For higher accuracy they are scaled to  $\frac{1}{4}$  LSB.

Floating point arithmetic or scaled integer arithmetic must be used to avoid rounding errors in computing above formulas.

Due to inherent DAC device deviation, the extremes of the full scale range may not be fully reachable, even after calibration.

### 7.2.2 DAC Correction Values Background

The DAC correction formula is using certain values for offset and gain error correction. These DAC correction values are obtained during factory calibration and are stored in the Correction-Data-Space.

There is one pair of *Offset<sub>Corr</sub>* and *Gain<sub>Corr</sub>* values for every DAC channel and every output voltage range.

The data correction values are obtained during factory calibration in the following way:



#### **Regression Line**

First, the actual DAC D/A function is determined by measuring the analog output voltage at several bit values at a given operating temperature.

Then a straight regression line is calculated that fits best into the actual DAC D/A function.



Figure 7-1 : Regression Line

The offset and gain correction values are calculated from the regression line as shown in the following.



#### **Offset Correction Value**

The offset correction value stored in the non-volatile memory is the difference between the digital value for ideal D/A function zero output (i.e. 0) and the digital value for regression line zero output.

(Additionally, the difference is weighted by -4)



Figure 7-2 : Offset Correction Value



#### **Gain Correction Value**

The gain correction value stored in the non-volatile memory is the difference between the digital value for full scale output using the ideal D/A function and the digital value for full scale output using the offset-corrected regression line.

(Additionally, the difference is weighted by 4)



Figure 7-3 : Gain Correction Value



#### **DAC Data Correction**

Software may use the DAC correction formulas along with the offset and gain correction values to calculate the corrected digital value that must be written to the DAC for a certain analog result.



Figure 7-4 : DAC Data Correction



## 7.3 Interrupts

### 7.3.1 Interrupt Sources

| IRQ   | Description                                                                                                                                                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQFI | FIFO Interrupt                                                                                                                                                                                 |
|       | There is one FIFO Interrupt bit representing 1-32 FIFOs depending on the amount of FIFOs with interrupts enabled (see FIFO Interrupt Enable Register).                                         |
|       | Set when the number of unconverted voltage values in one of the corresponding FIFOs falls below a configurable number or one of the corresponding FIFOs has no more unconverted values at all. |
|       | The FIFO Interrupt bit is automatically cleared if the FIFOs with interrupts enabled are refilled above the FIFO limits which were set in the corresponding FIFO X Status/Control Registers.   |
|       | See FIFO Interrupt Status Register to determine which channel caused the interrupt.                                                                                                            |
| IRQSE | Q-DAC Sequencer Interrupt                                                                                                                                                                      |
|       | There is one Sequencer Interrupt bit for each Q-DAC.                                                                                                                                           |
|       | Set when the sequencer logic requests a new D/A Channel data set for the next sequence and the interrupt is enabled.                                                                           |
| IRQLD | Q-DAC Load Interrupt                                                                                                                                                                           |
|       | There is one Load Interrupt bit for each Q-DAC.                                                                                                                                                |
|       | Set when Q-DAC has actually been loaded in M-Mode (Q-DAC analog outputs just have been updated) and the interrupt is enabled.                                                                  |
| IRQAL | Q-DAC Alert Interrupt                                                                                                                                                                          |
|       | There is one Alert Interrupt bit for each Q-DAC.                                                                                                                                               |
|       | Set when the Q-DAC status is read and any of the over-current bits or the thermal alert bit is set and the interrupt is enabled.                                                               |

Table 7-3 : Interrupt Sources

### 7.3.2 Interrupt Handling

| IRQ   | Description                  | IRQ Enable                        | IRQ Ack.                           | Modes                                |
|-------|------------------------------|-----------------------------------|------------------------------------|--------------------------------------|
| IRQFI | FIFO Interrupt               | FIFO Interrupt<br>Enable Register | -                                  | F-Mode                               |
| IRQSE | Q-DAC Sequencer<br>Interrupt | Q-DAC X Control<br>Register       | Q-DAC Interrupt<br>Status Register | T-Mode                               |
| IRQLD | Q-DAC Load Interrupt         | Q-DAC X Control<br>Register       | Q-DAC Interrupt<br>Status Register | M-Mode                               |
| IRQAL | Q-DAC Alert Interrupt        | Q-DAC X Control<br>Register       | Q-DAC Interrupt<br>Status Register | I-Mode<br>M-Mode<br>F-Mode<br>T-Mode |

Table 7-4 : Interrupt Handling



## 8 <u>Pin Assignment – I/O Connector</u>

### 8.1 Front I/O Connector

| Pin-Count           | 68                           |
|---------------------|------------------------------|
| Connector Type      | HD68 / SCSI-3                |
| Source & Order Info | AMP 5-787082-7 or compatible |

Table 8-1 : I/O Front Connector Type



Figure 8-1 : I/O Front Connector View



## 8.2 Pin Assignment

Each D/A channel should share a twisted cable pair with GND.

| Pin | Signal         |
|-----|----------------|
| 1   | D/A Channel 1  |
| 2   | D/A Channel 2  |
| 3   | D/A Channel 3  |
| 4   | D/A Channel 4  |
| 5   | D/A Channel 5  |
| 6   | D/A Channel 6  |
| 7   | D/A Channel 7  |
| 8   | D/A Channel 8  |
| 9   | D/A Channel 9  |
| 10  | D/A Channel 10 |
| 11  | D/A Channel 11 |
| 12  | D/A Channel 12 |
| 13  | D/A Channel 13 |
| 14  | D/A Channel 14 |
| 15  | D/A Channel 15 |
| 16  | D/A Channel 16 |
| 17  | D/A Channel 17 |
| 18  | D/A Channel 18 |
| 19  | D/A Channel 19 |
| 20  | D/A Channel 20 |
| 21  | D/A Channel 21 |
| 22  | D/A Channel 22 |
| 23  | D/A Channel 23 |
| 24  | D/A Channel 24 |
| 25  | D/A Channel 25 |
| 26  | D/A Channel 26 |
| 27  | D/A Channel 27 |
| 28  | D/A Channel 28 |
| 29  | D/A Channel 29 |
| 30  | D/A Channel 30 |
| 31  | D/A Channel 31 |
| 32  | D/A Channel 32 |
| 33  | NC             |
| 34  | NC             |

| Pin | Signal |
|-----|--------|
| 35  | GND    |
| 36  | GND    |
| 37  | GND    |
| 38  | GND    |
| 39  | GND    |
| 40  | GND    |
| 41  | GND    |
| 42  | GND    |
| 43  | GND    |
| 44  | GND    |
| 45  | GND    |
| 46  | GND    |
| 47  | GND    |
| 48  | GND    |
| 49  | GND    |
| 50  | GND    |
| 51  | GND    |
| 52  | GND    |
| 53  | GND    |
| 54  | GND    |
| 55  | GND    |
| 56  | GND    |
| 57  | GND    |
| 58  | GND    |
| 59  | GND    |
| 60  | GND    |
| 61  | GND    |
| 62  | GND    |
| 63  | GND    |
| 64  | GND    |
| 65  | GND    |
| 66  | GND    |
| 67  | NC     |
| 68  | NC     |

Table 8-2 : I/O Pin Assignment